E-Band Upconverter SiP, 81 GHz to 86 GHz Data Sheet ADMV7320 FEATURES GENERAL DESCRIPTION Maximum conversion gain: 33 dB typical The ADMV7320 is a fully integrated system in package (SiP), Gain tuning range: 40 dB minimum in phase/quadrature (I/Q) upconverter that operates between P : 26 dBm typical for a gain = 23.5 dB and 19.5 dB SAT an intermediate frequency (IF) input range of dc and 2 GHz OIP3: 31 dBm typical for a gain = 23.5 dB and P = OUT and a radio frequency (RF) output range of 81 GHz and 86 GHz. 16.5 dBm per tone The device uses an image rejection mixer that is driven by a 6 OP1dB: 25 dBm typical for a gain = 23.5 dB and 19.5 dB local oscillator (LO) multiplier. The mixer RF output is followed Built-in power detector by a variable gain amplifier (VGA) and a power amplifier (PA), Built-in envelope detector for LO nulling providing a conversion gain of 33 dB typical. Differential I and Fully integrated, surface-mount, 50-terminal, 16.00 mm Q mixer inputs are provided and can be driven with differential 14.00 mm LGA CAV package I and Q baseband waveforms for direct conversion applications. Alternatively, the inputs can be driven using an external 90 hybrid APPLICATIONS and two external 180 hybrids for single-ended applications. E-band communication systems The ADMV7320 comes in a fully integrated, surface-mount, High capacity wireless backhauls 50-terminal, 16.00 mm 14.00 mm, chip array small outline no Test and measurement lead cavity (LGA CAV) package. The ADMV7320 operates Aerospace and defense over the 40C to +85C temperature range. FUNCTIONAL BLOCK DIAGRAM 1 GND 2 IF IP 6 IF IN 3 IF QN 4 IF QP 5 ADMV7320 GND 6 PORT 1 RFOUT VGA VG12 7 GND 8 VGA PA VGA VD12 9 10 ENV DET 11 VGA CTL12 GND 12 Figure 1. Rev. D Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No Tel: 781.329.4700 20192021 Analog Devices, Inc. All rights reserved. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Technical Support www.analog.com Trademarks and registered trademarks are the property of their respective owners. GND 13 50 GND GND 14 49 VG MIXER GND 15 48 VD AMP VGA VG345 16 47 GND VGA VD345 17 46 VG AMP GND 18 45 GND VGA VG6 19 44 VD MULT VGA VD6 20 43 GND DET1 REF 21 42 VG MULT DET1 OUT 22 41 GND GND 23 40 LOIN PA VG1 24 39 GND GND 25 38 GND PA VG2 26 37 PA VD1 GND 27 36 GND DET2 REF 28 35 PA VD2 DET2 OUT 29 34 GND GND 30 33 GND GND 31 32 GND 20973-001ADMV7320 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Theory of Operation ...................................................................... 23 Applications ....................................................................................... 1 Mixer and LO Path ..................................................................... 23 General Description ......................................................................... 1 Envelope Detector, VGA, and Power Detector ...................... 23 Functional Block Diagram .............................................................. 1 Power Amplifier and Power Detector ..................................... 23 Revision History ............................................................................... 2 Applications Information .............................................................. 25 Specificat ions ..................................................................................... 3 Power-Up Bias Sequence ........................................................... 25 Absolute Maximum Ratings ............................................................ 5 Power-Down Bias Sequence ..................................................... 25 Thermal Resistance ...................................................................... 5 LO Nulling ................................................................................... 25 ESD Caution .................................................................................. 5 Gain Tuning Procedure ............................................................. 26 Pin Configuration and Function Descriptions ............................. 6 Layout .......................................................................................... 27 Interface Schematics..................................................................... 8 Typical Application Circuit ........................................................... 28 Typical Performance Characteristics ............................................. 9 Outline Dimensions ....................................................................... 29 Detector Performance ................................................................ 19 Ordering Guide .......................................................................... 29 Return Loss Performance .......................................................... 21 Spurious Performance................................................................ 22 REVISION HISTORY 10/2021Rev. C to Rev. D Updated Outline Dimensions ............................................................... 29 12/2020Rev. B to Rev. C Changes to Figure 79 ...................................................................... 21 3/2020Rev. A to Rev. B Changes to Power-Up Bias Sequence Section ................................ 25 Change to Table 5 ................................................................................... 26 10/2019Revision A: Initial Version Rev. D Page 2 of 29