1100 MHz to 3200 MHz Rx Mixer with Integrated Fractional-N PLL and VCO Data Sheet ADRF6603 The PLL can support input reference frequencies from 12 MHz FEATURES to 160 MHz. The PFD output controls a charge pump whose Rx mixer with integrated fractional-N PLL output drives an off-chip loop filter. RF input frequency range: 1100 MHz to 3200 MHz Internal LO frequency range: 2100 MHz to 2600 MHz The loop filter output is then applied to an integrated VCO. The Input P1dB: 14.8 dBm VCO output at 2 f is applied to an LO divider, as well as to a LO Input IP3: 28.5 dBm programmable PLL divider. The programmable PLL divider is IIP3 optimization via external pin controlled by a sigma-delta (-) modulator (SDM). The modulus SSB noise figure of the SDM can be programmed from 1 to 2047. IP3SET pin open: 14.3 dB The active mixer converts the single-ended 50 RF input to IP3SET pin at 3.3 V: 15.6 dB a 200 differential IF output. The IF output can operate up Voltage conversion gain: 6.7 dB to 500 MHz. Matched 200 IF output impedance The ADRF6603 is fabricated using an advanced silicon-germanium IF 3 dB bandwidth: 500 MHz BiCMOS process. It is available in a 40-lead, RoHS-compliant, Programmable via 3-wire SPI interface 6 mm 6 mm LFCSP with an exposed paddle. Performance is 40-lead, 6 mm 6 mm LFCSP specified over the 40C to +85C temperature range. APPLICATIONS Table 1. Cellular base stations Internal LO 3 dB RFIN 1 dB RFIN Part No. Range Balun Range Balun Range GENERAL DESCRIPTION ADRF6601 750 MHz 300 MHz 450 MHz The ADRF6603 is a high dynamic range active mixer with 1160 MHz 2500 MHz 1600 MHz integrated phase-locked loop (PLL) and voltage controlled ADRF6602 1550 MHz 1000 MHz 1350 MHz oscillator (VCO). The PLL/synthesizer uses a fractional-N 2150 MHz 3100 MHz 2750 MHz PLL to generate a fLO input to the mixer. The reference input ADRF6603 2100 MHz 1100 MHz 1450 MHz can be divided or multiplied and then applied to the PLL phase 2600 MHz 3200 MHz 2850 MHz frequency detector (PFD). ADRF6604 2500 MHz 1200 MHz 1600 MHz 2900 MHz 3600 MHz 3200 MHz FUNCTIONAL BLOCK DIAGRAM VCC1 VCC2 VCC LO VCC MIX VCC V2I VCC LO NC NC 1 10 17 22 27 34 32 33 ADRF6603 36 INTERNAL LO RANGE LODRV EN 3.3V 2100MHz TO 2600MHz 2 DECL3P3 LDO LON 37 BUFFER 2.5V 9 DECL2P5 38 LDO LOP BUFFER PLL EN 16 DIV VCO 40 2:1 DECLVCO BY LDO FRACTION INTEGER MUX 12 DATA MODULUS 2, 1 REG REG SPI 13 CLK INTERFACE LE 14 26 RF IN THIRD-ORDER FRACTIONAL VCO INTERPOLATOR 29 IP3SET CORE 2 N COUNTER PRESCALER 21 TO 123 2 REF IN 6 MUX CHARGE PUMP 2 250A, PHASE + FREQUENCY 500A (DEFAULT), TEMP 4 DETECTOR 750A, SENSOR 1000A 8 MUXOUT 4 7 11 15 20 21 23 24 25 28 30 31 35 5 39 18 19 3 R CP VTUNE IFP IFN SET GND Figure 1. Rev. B Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. No Tel: 781.329.4700 20102013 Analog Devices, Inc. All rights reserved. license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Technical Support www.analog.com Trademarks and registered trademarks are the property of their respective owners. 08547-001ADRF6603 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Register 3- Modulator Dither Control (Default: 0x10000B) ................................................................... 17 Applications ....................................................................................... 1 Register 4PLL Charge Pump, PFD, and Reference Path General Description ......................................................................... 1 Control (Default: 0x0AA7E4) ................................................... 18 Functional Block Diagram .............................................................. 1 Register 5PLL Enable and LO Path Control Revision History ............................................................................... 2 (Default: 0x0000E5) ................................................................... 19 Specifications ..................................................................................... 3 Register 6VCO Control and VCO Enable RF Specifications .......................................................................... 3 (Default: 0x1E2106) ................................................................... 19 Synthesizer/PLL Specifications ................................................... 4 Register 7Mixer Bias Enable and External VCO Enable (Default: 0x000007) .................................................................... 19 Logic Input and Power Specifications ....................................... 4 Theory of Operation ...................................................................... 20 Timing Characteristics ................................................................ 5 Programming the ADRF6603 ................................................... 20 Absolute Maximum Ratings ............................................................ 6 Initialization Sequence .............................................................. 20 ESD Caution .................................................................................. 6 LO Selection Logic ..................................................................... 21 Pin Configuration and Function Descriptions ............................. 7 Applications Information .............................................................. 22 Typical Performance Characteristics ............................................. 9 Basic Connections for Operation ............................................. 22 RF Frequency Sweep .................................................................... 9 AC Test Fixture ............................................................................... 23 IF Frequency Sweep ................................................................... 10 Evaluation Board ............................................................................ 24 Spurious Performance................................................................ 15 Evaluation Board Control Software ......................................... 24 Register Structure ........................................................................... 16 Schematic and Artwork ............................................................. 26 Register 0Integer Divide Control (Default: 0x0001C0)..... 16 Evaluation Board Configuration Options ............................... 28 Register 1Modulus Divide Control (Default: 0x003001) .. 16 Outline Dimensions ....................................................................... 29 Register 2Fractional Divide Control (Default: 0x001802) .................................................................... 17 Ordering Guide .......................................................................... 29 REVISION HISTORY 10/13Rev. A to Rev. B Changes to Typical Performance Characteristics Section ........... 9 Changed 2100 MHz to 2600 MHz to 1100 MHz to Added Spurious Performance Section ......................................... 15 3200 MHz in Product Title ............................................................ 1 Changes to Programming the ADRF6603 Section .................... 20 Changes to Figure 46 ...................................................................... 22 Updated Outline Dimensions ....................................................... 29 Added AC Test Fixture Section and Figure 47 11/10Rev. 0 to Rev. A Renumbered Sequentially ............................................................. 23 Changes to Features and General Description ............................. 1 Changes to Evaluation Board Control Software Section Changes to Table 1 ............................................................................ 1 Changes to Figure 48 ...................................................................... 24 Changes to Table 2 ............................................................................ 3 Changes to Figure 49 ...................................................................... 25 Changes to Table 3 and Table 4 ....................................................... 4 Changes to Figure 50 ...................................................................... 26 Changes to Table 6 ............................................................................ 6 1/10Revision 0: Initial Version Change to Table 7, Pin 36 Description .......................................... 8 Rev. B Page 2 of 32