Single Supply, 24-Bit, Sigma-Delta ADC with 10 V and 0 mA to 20 mA Inputs Data Sheet AD4112 FEATURES GENERAL DESCRIPTION Tested for robustness per: IEC61000-4-2, IEC61000-4-3, The AD4112 is a low power, low noise, 24-bit, sigma-delta (-) IEC61000-4-4, IEC61000-4-5, IEC61000-4-6, CISPR 11 analog-to-digital converter (ADC) that integrates an analog front 24-bit ADC with integrated analog front end end (AFE) for fully differential or single-ended, high Fast and flexible output rate: 1.25 SPS to 31.25 kSPS impedance (1 M) bipolar, 10 V voltage inputs, and 0 mA Channel scan data rate of 6.21 kSPS per channel to 20 mA current inputs. (161 s settling) The AD4112 also integrates key analog and digital signal 16 noise free bits at 1 kSPS per channel conditioning blocks to configure eight individual setups for 85 dB rejection of 50 Hz and 60 Hz at 20 SPS per channel each analog input channel in use. The AD4112 features a 10 V inputs, 4 differential or 8 single-ended maximum channel scan rate of 6.21 kSPS (161 s) for fully Pin absolute maximum rating 50 V settled data. Absolute input pin voltage up to 20 V The embedded 2.5 V, low drift (5 ppm/C), band gap internal 1 M impedance reference (with output reference buffer) reduces the external 0.06% accuracy at 25C component count. 0 mA to 20 mA inputs, 4 single-ended Pin absolute maximum rating 50 mA The digital filter allows flexible settings, including simultaneous Input range from 0.5 mA to +24 mA 50 Hz and 60 Hz rejection at a 27.27 SPS output data rate. The 60 impedance user can select between the different filter settings depending on 0.08% accuracy at 25C the demands of each channel in the application. The automatic On-chip 2.5 V reference channel sequencer enables the ADC to switch through each 0.12% accuracy at 25C, 5 ppm/C (typical) drift enabled channel. Internal or external clock The precision performance of the AD4112 is achieved by Power supplies integrating the proprietary iPassives technology from Analog AVDD = 3.0 V to 5.5 V Devices, Inc. The AD4112 is factory calibrated to achieve a high IOVDD = 2 V to 5.5 V degree of specified accuracy. Total IDD = 3.9 mA The AD4112 operates with a single power supply, making it easy Temperature range: 40C to +105C to use in galvanically isolated applications. The specified 3-wire or 4-wire serial digital interface (Schmitt trigger on SCLK) operating temperature range is 40C to +105C. The AD4112 SPI, QSPI, MICROWIRE, and DSP compatible is housed in a 40-lead, 6 mm 6 mm LFCSP package. APPLICATIONS Process control PLC and DCS modules Instrumentation and measurement Rev. B Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. rights of third parties that may result from its use. Specifications subject to change without notice. Tel: 781.329.4700 20182021 Analog Devices, Inc. All rights reserved. No license is granted by implication or otherwise under any patent or patent rights of Analog Technical Support www.analog.com Devices. Trademarks and registered trademarks are the property of their respective owners. AD4112 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 CRC Calculation ......................................................................... 39 Applications ...................................................................................... 1 Integrated Functions ...................................................................... 41 General Description ......................................................................... 1 General-Purpose Outputs ......................................................... 41 Revision History ............................................................................... 3 Delay ............................................................................................ 41 Functional Block Diagram .............................................................. 4 16-Bit/24-Bit Conversions ........................................................ 41 Specifications .................................................................................... 5 DOUT RESET ........................................................................... 41 Timing Characteristics ................................................................ 8 Synchronization ......................................................................... 41 Absolute Maximum Ratings ......................................................... 10 Error Flags ................................................................................... 42 Thermal Resistance .................................................................... 10 DATA STAT .............................................................................. 42 ESD Caution................................................................................ 10 IOSTRENGTH ........................................................................... 42 Pin Configuration and Function Descriptions .......................... 11 Internal Temperature Sensor ................................................... 42 Typical Performance Characteristics ........................................... 13 Applications Information ............................................................. 43 Noise Performance and Resolution ............................................. 18 IEC61000-4-x and CISPR 11 Robustness ............................... 43 Theory of Operation ...................................................................... 20 Grounding and Layout .............................................................. 43 Power Supplies ............................................................................ 21 Register Summary .......................................................................... 44 Digital Communication ............................................................ 21 Register Details ............................................................................... 46 AD4112 Reset .............................................................................. 22 Communications Register ........................................................ 46 Configuration Overview ............................................................ 23 Status Register ............................................................................. 47 Circuit Description ......................................................................... 26 ADC Mode Register ................................................................... 48 Multiplexer .................................................................................. 26 Interface Mode Register ............................................................ 49 Current Inputs ............................................................................ 27 Register Check ............................................................................ 50 Voltage Inputs ............................................................................. 27 Data Register ............................................................................... 50 Data Output Coding .................................................................. 27 GPIO Configuration Register ................................................... 51 AD4112 Reference ...................................................................... 27 ID Register .................................................................................. 52 Buffered Reference Input .......................................................... 29 Channel Register 0 ..................................................................... 52 Clock Source ............................................................................... 29 Channel Register 1 to Channel Register 15 ............................ 53 Digital Filter .................................................................................... 30 Setup Configuration Register 0 ................................................ 54 Sinc5 + Sinc1 Filter .................................................................... 30 Setup Configuration Register 1 to Setup Configuration Register 7 ..................................................................................... 54 Sinc3 Filter ................................................................................... 30 Filter Configuration Register 0 ................................................ 55 Single Cycle Settling ................................................................... 31 Filter Configuration Register 1 to Filter Configuration Enhanced 50 Hz and 60 Hz Rejection Filters ......................... 31 Register 7 ..................................................................................... 56 Operating Modes ............................................................................ 34 Offset Register 0 ......................................................................... 56 Continuous Conversion Mode ................................................. 34 Offset Register 1 to Offset Register 7 ....................................... 56 Continuous Read Mode ............................................................ 35 Gain Register 0 ........................................................................... 57 Single Conversion Mode ........................................................... 36 Gain Register 1 to Gain Register 7 ........................................... 57 Standby and Power-Down Modes ........................................... 37 Outline Dimensions ....................................................................... 58 Calibration ................................................................................... 37 Ordering Guide .......................................................................... 58 Digital Interface .............................................................................. 38 Checksum Protection ................................................................ 38 Rev. B Page 2 of 58