Memory Module Speci cations KVR13LR9S8/4 4GB 1Rx8 512M x 72-Bit PC3L-10600 CL9 Registered w/Parity 240-Pin DIMM DESCRIPTION SPECIFICATIONS This document describes ValueRAM s 512M x 72-bit (4GB) CL(IDD) 9 cycles DDR3L-1333 CL9 SDRAM (Synchronous DRAM), low voltage, Row Cycle Time (tRCmin) 49.5ns (min.) registered w/parity, 1Rx8 ECC, memory module, based on nine Refresh to Active/Refresh 260ns (min.) 512M x 8-bit DDR3L-1333 FBGA components. The SPD is Command Time (tRFCmin) programmed to JEDEC standard latency DDR3-1333 timing of Row Active Time (tRASmin) 36ns (min.) 9-9-9 at 1.35V and 1.5V. This 240-pin DIMM uses gold contact Maximum Operating Power (1.35V) = 2.374 W* fingers. The electrical and mechanical specifications are as (1.50V) = 2.728 W* follows: UL Rating 94 V - 0 o o Operating Temperature 0 C to 85 C o o Storage Temperature -55 C to +100 C FEATURES JEDEC standard 1.35V (1.28V ~ 1.45V) and 1.5V (1.425V ~ *Power will vary depending on the SDRAM and 1.575V) Power Supply Register/PLL used. VDDQ = 1.35V (1.28V ~ 1.45V) and 1.5V (1.425V ~ 1.575V) 667MHz fCK for 1333Mb/sec/pin 8 independent internal bank Programmable CAS Latency: 9, 8, 7, 6 Programmable Additive Latency: 0, CL - 2, or CL - 1 clock Programmable CAS Write Latency(CWL) = 7 (DDR3-1333) 8-bit pre-fetch Burst Length: 8 (Interleave without any limit, sequential with starting address 000 only), 4 with tCCD = 4 which does not allow seamless read or write either on the fly using A12 or MRS Bi-directional Differential Data Strobe Internal(self) calibration : Internal self calibration through ZQ pin (RZQ : 240 ohm 1%) On Die Termination using ODT pin On-DIMM thermal sensor (Grade B) Average Refresh Period 7.8us at lower than TCASE 85C, 3.9us at 85C < TCASE < 95C Asynchronous Reset Continued >> PCB : Height 1.180 (30.00mm), double sided component Document No. VALUERAM1326-001.B00 10/10/14 Page 1MODULE DIMENSIONS: Document No. VALUERAM1326-001.B00 Page 2