Memory Module Speci cations KVR16E11/8HB 8GB 2Rx8 1G x 72-Bit PC3-12800 CL11 ECC 240-Pin DIMM DESCRIPTION SPECIFICATIONS CL(IDD) 11 cycles This document describes ValueRAM s 1G x 72-bit (8GB) Row Cycle Time (tRCmin) 48.125ns (min.) DDR3-1600 CL11 SDRAM (Synchronous DRAM) 2Rx8, ECC, Refresh to Active/Refresh 260ns (min.) memory module, based on eighteen 512M x 8-bit FBGA Command Time (tRFCmin) components. The SPD is programmed to JEDEC standard latency DDR3-1600 timing of 11-11-11 at 1.5V. This 240-pin Row Active Time (tRASmin) 35ns (min.) DIMM uses gold contact fingers. The electrical and Maximum Operating Power 2.119 W* mechanical specifications are as follows: UL Rating 94 V - 0 o o Operating Temperature 0 C to 85 C o o Storage Temperature -55 C to +100 C FEATURES JEDEC standard 1.5V (1.425V ~1.575V) Power Supply SDRAM SUPPORTED VDDQ = 1.5V (1.425V ~ 1.575V) 800MHz fCK for 1600Mb/sec/pin Hynix B-Die 8 independent internal bank Programmable CAS Latency: 11, 10, 9, 8, 7, 6 Programmable Additive Latency: 0, CL - 2, or CL - 1 clock 8-bit pre-fetch Burst Length: 8 (Interleave without any limit, sequential with starting address 000 only), 4 with tCCD = 4 which does not allow seamless read or write either on the fly using A12 or MRS Bi-directional Differential Data Strobe Internal(self) calibration : Internal self calibration through ZQ pin (RZQ : 240 ohm 1%) On Die Termination using ODT pin On-DIMM thermal sensor (Grade B) Average Refresh Period 7.8us at lower than TCASE 85C, 3.9us at 85C < TCASE < 95C Asynchronous Reset PCB : Height 1.180 (30.00mm), double sided component Continued >> Document No. VALUERAM1454-001.A00 11/25/14 Page 1MODULE DIMENSIONS: Document No. VALUERAM1454-001.A00 Page 2