Features Fast read access time 45ns Low-power CMOS operation 100A max standby 25mA max active at 5MHz JEDEC standard packages 32-lead PDIP 32-lead PLCC 5V 10% supply 1Mb (128K x 8) High-reliability CMOS technology One-time 2000V ESD protection 200mA latchup immunity Programmable, Rapid programming algorithm 100 s/byte (typical) Read-only Memory CMOS- and TTL-compatible inputs and outputs Integrated product identification code Industrial temperature range Atmel AT27C010 Green (Pb/halide-free) packaging option 1. Description The Atmel AT27C010 is a low-power, high-performance 1,048,576-bit, one-time pro- grammable, read-only memory (OTP EPROM) organized as 128K by 8 bits. Thedevice requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 45ns, eliminating the need for speed reducing WAIT states on high- performance microprocessor systems. In read mode, the AT27C010 typically consumes only 8mA. Standby mode supply current is typically less than 10A. The AT27C010 is available in a choice of industry standard, JEDEC approved, one-time pro- grammable (OTP) PDIP and PLCC packages. All devices feature two-line control (CE, OE) to give designers the flexibility to prevent bus contention. With 128K byte storage capability, the AT27C010 allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media. The AT27C010 has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the part and guar- antees reliable programming. Programming time is typically only 100 s/byte. The integrated product identification code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper pro- gramming algorithms and voltages. 0321NEPROM4/112. Pin configurations s 32-lead PLCC 32-lead PDIP Pin name Function Top view Top view A0 - A16 Addresses VPP 1 32 VCC O0 - O7 Outputs A16 2 31 PGM A15 3 30 NC CE Chip enable A7 5 29 A14 A12 4 29 A14 A6 6 28 A13 OE Output enable A7 5 28 A13 A5 7 27 A8 A6 6 27 A8 A4 8 26 A9 PGM Program strobe A5 7 26 A9 A3 9 25 A11 A4 8 25 A11 NC No connect A2 10 24 OE A3 9 24 OE A1 11 23 A10 A2 10 23 A10 A0 12 22 CE A1 11 22 CE O0 13 21 O7 A0 12 21 O7 O0 13 20 O6 O1 14 19 O5 O2 15 18 O4 GND 16 17 O3 3. System considerations Switching between active and standby conditions via the chip enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed datasheet limits, resulting in device nonconformance. At a minimum, a 0.1F, high-frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the V and ground terminals of the device, as close to the device as possible. CC Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7F bulk electrolytic capacitor should be utilized, again connected between the V and ground terminals. This capacitor should be positioned as CC close as possible to the point where the power supply is connected to the array. Figure 3-1. Block diagram 2 Atmel AT27C010 0321NEPROM4/11 O1 14 4 A12 O2 15 3 A15 GND 16 2 A16 O3 17 1 VPP O4 18 32 VCC O5 19 31 PGM O6 20 30 NC