FUJITSU SEMICONDUCTOR DATA SHEET DS501-00009-0v01-E Memory FRAM 64 K (8 K 8) Bit SPI MB85RS64A DESCRIPTION MB85RS64A is a FRAM (Ferroelectric Random Access Memory) chip in a configuration of 8,192 words 8 bits, using the ferroelectric process and silicon gate CMOS process technologies for forming the nonvolatile memory cells. MB85RS64A adopts the Serial Peripheral Interface (SPI). The MB85RS64A is able to retain data without using a back-up battery, as is needed for SRAM. 10 The memory cells used in the MB85RS64A can be used for 10 read/write operations, which is a significant 2 improvement over the number of read and write operations supported by Flash memory and E PROM. 2 MB85RS64A does not take long time to write data unlike Flash memories nor E PROM, and MB85RS64A takes no wait time. FEATURES Bit configuration : 8,192 words 8 bits Operating power supply voltage : 3.0 V to 3.6 V Operating frequency : 20 MHz (Max) Serial Peripheral Interface : SPI (Serial Peripheral Interface) Correspondent to SPI mode 0 (0, 0) and mode 3 (1, 1) Operating temperature range : 40 C to +85 C Data retention : 10 years ( +55 C) High endurance : 10 Billion Read/writes Package : 8-pin plastic SOP (FPT-8P-M02) Copyright2011 FUJITSU SEMICONDUCTOR LIMITED All rights reserved 2011.6MB85RS64A PIN ASSIGNMENT (TOP VIEW) CS 1 8 VCC 2 7 SO HOLD WP 3 6 SCK GND 4 5 SI (FPT-8P-M02) PIN FUNCTIONAL DESCRIPTIONS Pin No. Pin Name Functional description Chip Select This is an input pin to make chips select. When CS is H, device is in deselect (standby) 1CS status as long as device is not write status internally, and SO becomes High-Z. Other in- puts from pins are ignored for this time. When CS is L, device is in select (active) status. CS has to be L before inputting op-code. Write Protect 3WP This is a pin to control writing to a status register. When WP is L, writing to a status register is not operated. Hold This pin is used to interrupt serial input/output without making chips deselect. When 7HOLD HOLD is L, hold operation is activated, SO becomes High-Z, SCK and SI become dont care. While the hold operation, CS has to be retained L. Serial Clock 6SCK This is a clock input pin to input/output serial data. SI is loaded synchronously to a rising edge, SO is output synchronously to a falling edge. Serial Data Input 5SI This is an input pin of serial data. This inputs op-code, address, and writing data. Serial Data Output 2SO This is an output pin of serial data. Reading data of FRAM memory cell array and status register data are output. This is High-Z during standby. 8VCC Supply Voltage 4 GND Ground 2 DS501-00009-0v01-E