56F8035/56F8025 Data Sheet Technical Data 56F8000 16-bit Digital Signal Controllers MC56F8025 Rev. 6 02/2010 freescale.com Document Revision History Version History Description of Change Rev. 0 Initial public release. Rev. 1 In Table 5-3, changed the ITCN BASE address from 00 F060 (incorrect value) to 00 F0E0 (the correct value). In Table 10-4, added an entry for flash data retention with less than 100 program/erase cycles (minimum 20 years). In Table 10-6, changed the device clock speed in STOP mode from 8MHz to 4MHz. In Table 10-12, changed the typical relaxation oscillator output frequency in Standby mode from 400kHz to 200kHz. Changed input propagation delay values in Table 10-20 as follows: Old values: 1 s typical, 2 s maximum New values: 35 ns typical, 45 ns maximum Rev. 2 In Table 10-19, changed the maximum ADC internal clock frequency from 8MHz to 5.33MHz. Replaced the case outline schematics in Figure 11-2, Figure 11-3, and Figure 11-4. Rev. 3 Added the following note to the description of the TMS signal in Table 2-3: Note: Always tie the TMS pin to V through a 2.2K resistor. DD Rev. 4 Changed the VBA register reset value and updated the footnote in Section 5.6.8. Changed the STANDBY > STOP I values in Table 10-6 as follows: DD Typical: was 290A, is 540A Maximum: was 390A, is 650A Changed the POWERDOWN I values in Table 10-6 as follows: DD Typical: was 190A, is 440A Maximum: was 250A, is 550A Changed footnote 1 in Table 10-12 (was Output frequency after application of 8MHz trim value, at 125C., is Output frequency after application of factory trim). Deleted the text at 125C from Figure 10-5. Changed the maximum input offset voltage in Table 10-20 (was +/- 20 mV, is 35 mV). Rev. 5 In Table 2-3, change V value from 4.7F to 2.2F. CAP Revised Section 7, Security Features. Fixed miscellaneous typos. 56F8035/56F8025 Data Sheet, Rev. 6 2 Freescale Semiconductor