QorIQ Communications Platforms QorIQ P2010 and P2020 Processors Overview The QorIQ mid-performance tier, which The P2020 and P2010 processors have an Target Applications includes the P2020 (dual-core processor) and advanced set of features for ease of use. The The P2010 and P2020 processors serve in a P2010 (single-core processor) communications optional integrated security engine supports wide range of applications, notably those with processors, delivers high single-threaded the cryptographic algorithms commonly used tight thermal constraints. With an available performance per watt for a wide variety of in IPsec, SSL, 3GPP and other networking junction temperature range of 40 C to applications in the networking, telecom, and wireless security protocols. The 64-bit +125 C, the devices can be used in military and industrial markets. These memory controller offers future proofing against power-sensitive defense, aerospace and P2 devices deliver dual- and single-core memory technology migration with support for industrial applications, and less protected frequencies up to 1.2 GHz on a 45 nm both DDR2 and DDR3. It also supports error outdoor environments. They enable various technology low-power platform. correction codes, a baseline requirement for combinations of data plane and control any high-reliability system. Other memory types plane workloads in networking and telecom The QorIQ P2020 and P2010 dual- and such as flash are supported through the 16-bit applications that require higher performance single-core products are pin compatible with local bus, USB, SD/MMC and SPI. but want to avoid the complexity of partitioning the QorIQ P1 family devices in the value- the application across many cores. The performance tier, offering four interchangeable The P2010 and P2020 processors integrate a devices primary target applications are cost-effective solutions. Scaling from a single- rich set of interfaces, including SerDes, Gigabit networking and telecom linecards. The P2 core processor at 533 MHz (P1011) to a dual- Ethernet, PCI Express , RapidIO technology devices, with their low power budget and high core processor at 1.2 GHz (P2020), the two and USB. The three 10/100/1000 Ethernet single-threaded performance, are uniquely well- tiers of devices together deliver an impressive ports support advanced packet parsing, flow suited for control plane applications. 4.5x aggregate frequency range within the control and quality of service features, as well same pinout. as IEEE 1588 time stamping. The P2010 and P2020 devices are software compatible, sharing the e500 Power QorIQ P1 and P2 Family Comparison Chart Architecture core and peripherals, as well Device Cores Top Core L2 DDR 2/3 GE SerDes PCI Serial TDM as being fully software compatible with the Frequency Size Support Ports Express RapidIO existing PowerQUICC processors. This enables P1011 1 800 MHz 256 KB 32-bit with ECC 3 4 2 N/A Yes customers to create a product with multiple P1020 2 800 MHz 256 KB 32-bit with ECC 3 4 2 N/A Yes performance points from a single board P2010 1 1200 MHz 512 KB 64-bit with ECC 3 4 3 2 N/A design. The P2020 and P1020 dual-core P2020 2 1200 MHz 512 KB 64-bit with ECC 3 4 3 2 N/A processors support symmetric and asymmetric multiprocessing, enabling customers to scale QorIQ P2020/P2010 Communication Processors QorIQ P2020/P2010 Communication Processors performance through either thread-level or application-level parallelism. Power Architecture e500-v2 Core 512 KB 64/32-bit 32 KB 32 KB Frontside DDR2/3 D Cache I Cache Cache Memory Controller 2x USB 2.0 P2010Single Core Only eLBC Coherent System Bus TDM SD/MMC DUART SRIO Security SRIO DMA 3.3 2 2x I C SPI, GPIO 1 GE 1 GE 1 GE PCIe PCIe PCle 4-Lane 2.5/3 GHz SerDes Core Complex (CPU and L2 Cache) Basic Peripherals and Interconnect Accelerators and Memory Control Networking ElementsControl plane applications tend to be more Technical Specifications Serial peripheral interface sequential in nature and thus lose scaling Dual (P2020) or single (P2010) high- Integrated security engine (SEC 3.1) efficiency with increasing number of threads or performance Power Architecture (optional) cores. Both P2 devices, with their low power, e500 cores Crypto algorithm support includes efficient dual-issue out-of-order e500 core, 36-bit physical addressing 3DES, AES, RSA/ECC, MD5/SHA, Power Architecture technology and high 1.2 ARC4, Kasumi, Snow 3G and FIPS GHz frequency, offer a level of single-threaded Double-precision floating-point support deterministic RNG performance that is suitable for control plane 32 KB L1 instruction cache and 32 KB applications. Single pass encryption/message L1 data cache for each core authentication for common security The networking linecard requires an optimal 800 MHz to 1.2 GHz clock frequency protocols (IPsec, SSL, SRTP, WiMAX) combination of good performance to manage 512 KB L2 cache with ECC. Also a large amount of control plane traffic balanced XOR acceleration configurable as SRAM and stashing against low power and cost. With convenient 64-bit DDR2/DDR3 SDRAM memory memory. I/O, flexible core configurations and an controller with ECC support onboard security block, the P2010 and P2020 Three 10/100/1000 Mb/s enhanced three- processors are well-suited for this application, Programmable interrupt controller compliant speed Ethernet controllers which involves controlling ASICs, managing with OpenPIC standard TCP/IP acceleration and exceptions and routing table maintenance. Two four-channel DMA controllers classification capabilities The P2010 and P2020 processors are also 2 Two I C controllers, DUART, timers IEEE 1588 support well-suited for LTE and WiMAX channel card Enhanced local bus controller applications. With dual-core performance in Lossless flow control single-core power budgets, the P2 devices 16 general-purpose I/O signals R/G/MII, R/TBI, SGMII facilitate the flattening of the wireless Package: 689-pin wirebond power-BGA network hierarchy. The dual Serial RapidIO FIFO interfaces (TEPBGA2) interfaces allow direct connection to the DSPs High-speed interfaces supporting various (such as the MSC8156 DSP) that implement multiplexing options Software and Tools Support layer 1 processing as well as redundant Four SerDes to 3.125 GHz multiplexed Enea : Real-time operating system support backplane connections. across controllers Green Hills : Complete portfolio of software Three PCI Express interfaces and hardware development tools, trace tools and real-time operating systems Two Serial RapidIO interfaces Mentor Graphics : Commercial-grade Two SGMII interfaces Linux solution High-Speed USB controller (USB 2.0) P2020 development system, P2020 Host and device support reference design board and P2020 COM Express development board Enhanced host controller interface ULPI interface to PHY Enhanced secure digital host controller (SD/MMC) For more information, visit freescale.com/QorIQ Freescale, the Freescale logo, CoreNet, PowerQUICC and QorIQ and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. 2009, 2013 Freescale Semiconductor, Inc. Document Number: QP20XXFS REV 5 cc