Datasheet HIP2210, HIP2211 100V, 3A Source, 4A Sink, High Frequency Half-Bridge Drivers with HI/LI or Tri-Level PWM Input and Adjustable Dead Time The HIP2210 and HIP2211 are 100V, 3A source, 4A Features sink high-frequency half-bridge NMOS FET drivers. HIP2211 drop-in replacement for the ISL2111 and The HIP2211 features standard HI/LI inputs and is HIP2101 8 Ld SOIC, 8 Ld DFN, and 10 Ld TDFN pin-compatible with popular Renesas bridge drivers packages such as the HIP2101 and ISL2111. The HIP2210 115V bootstrap supply maximum voltage features a tri-level PWM input with programmable DC supports 100V on the half-bridge dead time. Its wide operating supply range of 6V to 18V and integrated high-side bootstrap diode 3A source and 4A sink gate drivers for NMOS FETs supports driving the high-side and low-side NMOS in Fast propagation delay and matching: 15ns typical 100V half-bridge applications. delay 2ns typical matching (HIP2211) These drivers feature strong 3A source, 4A sink Integrated 0.5 typical bootstrap diode drivers with very fast 15ns typical propagation delay and 2ns typical delay matching, making it optimal for Wide 6V to 18V operating voltage range high-frequency switching applications. VDD and boot VDD and boot Undervoltage Lockout (UVLO) UVLO protects against an undervoltage operation. Robust noise tolerance: wide hysteresis at inputs The tri-level input of the HIP2210 PWM pin controls HS pin tolerates up to -10V continuous the high-side and low-side drivers with a single pin. HIP2211: HI/LI inputs 3.3V logic compatible with When the PWM input is at logic high, the high-side VDD voltage tolerance bridge FET is turned on and the low-side FET is off. When the input is at logic low, the low-side bridge FET HIP2210: Tri-Level PWM input with logic threshold is turned on and the high-side FET is turned off. When levels set by external VREF pin from 2.7V to 5.5V the input voltage is in the mid-level state, both the HIP2210: Programmable dead time prevents high-side and low-side bridge FETs are turned off. shoot-through adjustable from 35ns to 350ns with a The PWM threshold levels are proportional to an single resistor external input reference voltage on the VREF pin, allowing PWM operation across a 2.7V to 5.5V logic Applications range. Telecom half-bridge and full-bridge DC/DC The HIP2210 is offered in a 10 Ld 4x4mm TDFN converters package. The HIP2211 is offered in 8 Ld SOIC, 8 Ld 3-phase BLDC motor driver H-Bridge motor driver 4x4mm DFN, and 10 Ld 4x4mm TDFN packages. Two-switch forward and active clamp converters Related Literature Multiphase PWM DC/DC controllers For a full list of related documents, visit our website: Class-D amplifiers HIP2210, HIP2211 device pages 12V 12V VDD VDD VCC 1 100V 100V VREF HB HB VCC 2 HO HO EN 3 HI HS PWM 5 PWM HS PWM HIP2210 VOUT HIP2211 4 VOUT DC/DC Controller 10 Ld DFN LI LO Controller LO RDT 6 8 VSS VSS VSS 7 VSS HIP2211 Pin-to-Pin Compatible with ISL2111 HIP2210 PWM Input with Programmble Dead Time Figure 1. HIP2211 HI/LI Input Bridge Driver Typical Figure 2. HIP2210 PWM Input Bridge Driver Typical Application Application FN9347 Rev.1.01 Page 1 of 27 Jun.23.20HIP2210, HIP2211 Contents 1. Overview 3 1.1 Block Diagrams . 3 1.2 Ordering Information . 4 1.3 Pin Configurations 4 1.4 Pin Descriptions 5 2. Specifications 6 2.1 Absolute Maximum Ratings . 6 2.2 Thermal Information . 6 2.3 Recommended Operating Conditions 7 2.4 Electrical Specifications 7 2.5 Switching Specifications 9 2.6 Timing Diagrams . 12 3. Typical Performance Curves . 13 4. Functional Description 17 4.1 Gate Drive for NMOS Half-Bridge 17 4.2 Functional Overview 17 5. Applications Information 18 5.1 HI/LI Input Control (HIP2211 Only) . 18 5.2 PWM Input Control (HIP2210 Only) 18 5.3 VREF Input (HIP2210 Only) 18 5.4 EN Pin (HIP2210 Only) 18 5.5 Power Sequencing HIP2210 18 5.6 Selecting the Boot Capacitor Value 19 5.7 VDD Decoupling Capacitor . 20 5.8 RDT and Dead Time Delay (HIP2210 Only) 20 5.9 HO and LO Outputs 20 5.10 Power Dissipation 20 6. PCB Layout Guidelines . 22 6.1 PCB Layout and EPAD Recommendation . 23 7. Revision History . 24 8. Package Outline Drawings . 25 FN9347 Rev.1.01 Page 2 of 27 Jun.23.20