74LVC573A OCTAL D-TYPE LATCH HIGH PERFORMANCE 5V TOLERANT INPUTS HIGH SPEED: t = 6.8ns (MAX.) at V = 3V PD CC POWER DOWN PROTECTION ON INPUTS AND OUTPUTS SYMMETRICAL OUTPUT IMPEDANCE: I = I = 24mA (MIN) at V = 3V OH OL CC SOP TSSOP PCI BUS LEVELS GUARANTEED AT 24 mA BALANCED PROPAGATION DELAYS: t t PLH PHL Table 1: Order Codes OPERATING VOLTAGE RANGE: V (OPR) = 1.65V to 3.6V (1.2V Data PACKAGE T & R CC Retention) SOP 74LVC573AMTR PIN AND FUNCTION COMPATIBLE WITH TSSOP 74LVC573ATTR 74 SERIES 573 LATCH-UP PERFORMANCE EXCEEDS 500mA (JESD 17) outputs will follow the data input precisely or ESD PERFORMANCE: inversely. When the LE is taken low, the Q outputs HBM > 2000V (MIL STD 883 method 3015) will be latched precisely or inversely at the logic MM > 200V level of D input data. While the (OE) input is low, the 8 outputs will be in a normal logic state (high or low logic level) and while high level the outputs will DESCRIPTION be in a high impedance state. The 74LVC573A is a low voltage CMOS OCTAL This device is designed to interface directly High D-TYPE LATCH fabricated with sub-micron silicon 2 Speed CMOS systems with TTL and NMOS gate and double-layer metal wiring C MOS components. It has more speed performance at technology. It is ideal for 1.65 to 3.6 V CC 3.3V than 5V AC/ACT family, combined with a operations and low power and low noise lower power consumption. applications. All inputs are equipped with protection circuits These 8 bit D-Type latch are controlled by a latch against static discharge, giving them 2KV ESD enable input (LE) and an output enable input (OE). immunity and transient excess voltage. While the LE inputs is held at a high level, the Q Figure 1: Pin Connection And IEC Logic Symbols Rev. 3 July 2004 1/13 Obsolete Product(s) - Obsolete Product(s)74LVC573A Figure 2: Input And Output Equivalent Circuit Table 2: Pin Description Table 3: Truth Table PIN N SYMBOL NAME AND FUNCTION INPUTS OUTPUT 1OE 3 State Output Enable OE LE D Q Input (Active LOW) H XXZ 2, 3, 4, 5, 6, D0 to D7 Data Inputs NO 7, 8, 9 LL X CHANGE 12, 13, 14, Q0 to Q7 3-State Latch Outputs LHL L 15, 16, 17, 18, 19 LH H H 11 LE Latch Enable Input X : Dont Care 10 GND Ground (0V) 20 V Positive Supply Voltage CC Z : High Impedance Table 4: Absolute Maximum Ratings Symbol Parameter Value Unit V Supply Voltage -0.5 to +7.0 V CC V DC Input Voltage -0.5 to +7.0 V I V DC Output Voltage (V = 0V) -0.5 to +7.0 V O CC V DC Output Voltage (High or Low State) (note 1) -0.5 to V + 0.5 V O CC I DC Input Diode Current - 50 mA IK I DC Output Diode Current (note 2) - 50 mA OK I DC Output Current 50 mA O I or I DC V or Ground Current per Supply Pin 100 mA CC GND CC T Storage Temperature -65 to +150 C stg T Lead Temperature (10 sec) 300 C L Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied 1) I absolute maximum rating must be observed O 2) V < GND O 2/13 Obsolete Product(s) - Obsolete Product(s)