Long-term Support World Class Quality IS43/46LQ16128A, IS43/46LQ16128AL 2Gb (x16 x 1 channel) Mobile LPDDR4/LPDDR4X DECEMBER 2021 FEATURES DESCRIPTION Configuration: The IS43/46LQ16128A and IS43/46LQ1612AL are - 128Mb x16 x 1 channel 2Gbit CMOS LPDDR4 SDRAM. The device is orga- - 8 internal banks nized as 1 channel per device, and individual channel is 8-banks and 16-bits. This product uses a double-da- Low-voltage Core and I/O Power Supplies ta-rate architecture to achieve high-speed operation. VDD1 = 1.70-1.95V The double data rate architecture is essentially a 16N VDD2 = 1.06-1.17V prefetch architecture with an interface designed to VDDQ = 1.06-1.17V (LPDDR4) VDDQ = 0.57-0.65V (LPDDR4X) transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations LVSTL(Low Voltage Swing Terminated Logic) I/O referenced to both rising and falling edges of the clock. Interface The data paths are internally pipelined and 16n bits Internal VREF and VREF Training prefetched to achieve very high bandwidth. Dynamic ODT : DQ ODT :VSSQ Termination On-chip temperature sensor whose status CA ODT :VSS Termination can be read from MR4 Max. Clock Frequency : 1.6GHz (3.2Gbps) 200-ball x16 BGA (10x14.5 mm) 16n Pre-fetch DDR architecture ADDRESS TABLE Single data rate (multiple cycles) command/ Parameter address bus of Channel 1 Bidirectional/differential data strobe per byte of Row Addresses R0-R13 data (DQS/DQS ) Column Addresses C0-C9 Programmable burst lengths (16 or 32) Bank Addresses BA0-BA2 ZQ Calibration Note: Address information is per channel. Operation Temperature Industrial (TC = -40C to 95C) KEY TIMING PARAMETERS Automotive, A1 (TC = -40C to 95C) Automotive, A2 (TC = -40C to 105C) Write Read Data Latency Latency Automotive, A3 (TC = -40C to 125C) Speed Freq. Rate Grade (MHz) Set Set DBI DBI (Mb/s) Clock-Stop capability A B OFF ON -062 1600 3200 14 26 28 32 -075 1333 2666 12 22 24 28 Note: Other clock frequencies/data rates supported please refer to AC timing tables. Copyright 2021 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be ex- pected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized b.) the user assume all such risks and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances Integrated Silicon Solution, Inc. www.issi.com 1 Rev. A2 12/14/2021 Long-term Support World Class Quality IS43/46LQ16128A, IS43/46LQ16128AL 1. BALL ASSIGNMENTS AND DESCRIPTIONS (for x16) 200-ball x16 Discrete Package, 0.80mm x 0.65mm using MO-311 1 23 4 56 7 8 9 10 11 12 A DNU DNU VSS VDD2 ZQ0 VDD2 VSS DNU DNU NC 0.80mm Pitch B DNU DQ0 A VDDQ DQ7 A VDDQ VDDQ DQ15 A VDDQ DQ8 A DNU C VSS DQ1 A DMI0 A DQ6 A VSS VSS DQ14 A DMI1 A DQ9 A VSS D VDDQ VSS DQS0 T A VSS VDDQ VDDQ VSS DQS1 T A VSS VDDQ DQS0 C DQS1 C E VSS DQ2 A DQ5 A VSS VSS DQ13 A DQ10 A VSS A A F VDD1 DQ3 A VDDQ DQ4 A VDD2 VDD2 DQ12 A VDDQ DQ11 A VDD1 ODT CA G VSS VSS VDD1 VSS VSS VDD1 VSS NC VSS A H VDD2 CA0 A CS0 A VDD2 VDD2 CA2 A CA3 A CA4 A VDD2 NC J VSS CA1 A VSS CKE0 A CK t A CK c A VSS CA5 A VSS NC NC K VDD2 VSS VDD2 VSS NC VSS VDD2 VSS VDD2 L MM N VDD2 VSS VDD2 VSS VSS VDD2 VSS VDD2 NC NC NC NC NC NC NC NC P VSS VSS VSS VSS NC NC NC NC NC R VDD2 NC VDD2 VDD2 VDD2 NC T VSS VSS VDD1 VSS VSS VDD1 VSS RESET N VSS U VDD1 VDDQ VDD2 VDD2 VDDQ VDD1 NC NC NC NC NC NC NC NC NC NC V VSS VSS VSS VSS W VDDQ VSS VSS VDDQ VDDQ VSS VSS VDDQ NC NC Y VSS VSS VSS VSS NC NC NC NC NC NC AA DNU VDDQ VDDQ VDDQ NC VDDQ NC DNU NC NC AB DNU DNU VSS VDD2 VSS VSS VDD2 VSS DNU DNU NOTE 1 0.8mm pitch (X-axis), 0.65mm pitch (Y-axis), 22 rows. NOTE 2 Top View, A1 in top left corner. NOTE 3 Die pad VSS and VSSQ signals are combined to VSS package balls. Integrated Silicon Solution, Inc. www.issi.com 2 Rev. A2 12/14/2021 0.65mm Pitch