Document Number: MKMxxZxxCxx5 Freescale Semiconductor Rev. 7, 01/2014 Data Sheet: Technical Data MKMxxZxxCxx5 KM Family Supports the following: MKM14Z64CHH5, MKM14Z128CHH5, MKM33Z64CLH5, MKM33Z128CLH5, MKM33Z64CLL5, MKM33Z128CLL5, MKM34Z128CLL5 Features Security and integrity modules Operating Characteristics Hardware programmable CRC module to support Voltage range: 1.71 V to 3.6 V (when Analog Front fast cyclic redundancy checks End (AFE) is not used) Hardware random-number generator Voltage range: 2.7 V to 3.6 V (when Analog Front 128-bit unique identification (ID) number per chip End (AFE) is used) Human-machine interface iRTC battery supply voltage range: 1.71 to 3.6 V Segment LCD controller supporting up to 36 Flash write voltage range: 1.71 to 3.6 V frontplanes and 8 backplanes or 40 frontplanes and 4 Temperature range (ambient): -40C to 85C backplanes Performance General-purpose input/output which can acts as Up to 50 MHz ARM Cortex-M0+ core delivering Rapid GPIO (single cycle access) 0.95 Dhrystone MIPS per MHz Analog modules Memories and memory interfaces 16-bit SAR ADC 128/64 KB program flash memory. There is no 24-bit Analog Front End comprising of 24-bit Sigma FlexMemory on these devices Delta ADCs (after averaging) 16 KB of single access RAM Programmable Gain Amplifier (PGA with gains upto 32) Clocks Two analog comparators (CMP) containing a 6-bit 1 to 32 MHz crystal oscillator DAC and programmable reference input 32 kHz crystal oscillator 1.2V Voltage reference Multi-purpose clock generator Timers System peripherals 4 channel Quad Timer with 16-bit counters Multiple low-power modes to provide power Periodic interrupt timers optimization based on application requirements 16-bit low-power timer Memory protection unit with multi-master Independent Real Time Clock with calendaring and protection compensation 4-channel DMA controller, supporting up to 64 request sources Communication interfaces External watchdog monitor One SPI module with FIFO support (supports 5V Robust watchdog monitor AMR operation) Low-leakage wakeup unit One SPI module without FIFO (no AMR operation) Asynchronous wakeup unit Two I2C modules with SMBus support Peripheral Crossbar (allows internal signals to be Two UART modules with ISO7816 support and connected to other on-chip modules) Two UART without ISO 7816 support Any one SCI can be used for IrDA operation. 5V AMR support on one SCI. Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. 20112014 Freescale Semiconductor, Inc.KM Family Data Sheet, Rev. 7, 01/2014. 2 Freescale Semiconductor, Inc.