6.15 mm SiRC06DP www.vishay.com Vishay Siliconix N-Channel 30 V (D-S) MOSFET with Schottky Diode FEATURES PowerPAK SO-8 Single D TrenchFET Gen IV power MOSFET D 8 D 7 SkyFET with monolithic Schottky diode D 6 5 100 % R and UIS tested g Material categorization: for definitions of compliance please see 1 www.vishay.com/doc 99912 2 S 3 S 1 4 S APPLICATIONS D G Top View Bottom View Personal computers and servers PRODUCT SUMMARY Synchronous buck V (V) 30 DS Synchronous rectification Schottky R max. ( ) at V = 10 V 0.0027 DS(on) GS Diode G DC/DC conversion R max. ( ) at V = 4.5 V 0.0040 DS(on) GS Q typ. (nC) 17.5 g a, g I (A) 60 D Configuration Single S ORDERING INFORMATION Package PowerPAK SO-8 Lead (Pb)-free and halogen-free SiRC06DP-T1-GE3 ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A PARAMETER SYMBOL LIMIT UNIT Drain-source voltage V 30 DS V Gate-source voltage V +20, -16 GS g T = 25 C 60 C g T = 70 C 60 C Continuous drain current (T = 150 C) I J D b, c T = 25 C 32 A b, c T = 70 C 25.6 A A Pulsed drain current (t = 300 s) I 100 DM g T = 25 C 60 C Continuous source-drain diode current I S b, c T = 25 C 7.1 A Single pulse avalanche current I 15 AS L = 0.3 mH Single pulse avalanche energy E 11.25 mJ AS T = 25 C 50 C T = 70 C 32 C Maximum power dissipation P W D b, c T = 25 C 5 A b, c T = 70 C 3.2 A Operating junction and storage temperature range T , T -55 to +150 J stg C d, e Soldering recommendations (peak temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYPICAL MAXIMUM UNIT b,f Maximum junction-to-ambient t 10 s R 20 25 thJA C/W Maximum junction-to-case (drain) Steady state R 1.9 2.5 thJC Notes a. Based on T = 25 C C b. Surface mounted on 1 x 1 FR4 board c. t = 10 s d. See solder profile (www.vishay.com/doc 73257). The PowerPAK SO-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection e. Rework conditions: Manual soldering with a soldering iron is not recommended for leadless components f. Maximum under steady state conditions is 70 C/W g. Package limit S17-1589-Rev. A, 16-Oct-17 Document Number: 62942 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 5.15 mm SiRC06DP www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J PARAMETER SYMBOL TEST CONDITIONS MIN. TYP. MAX. UNIT Static Drain-source breakdown voltage V V = 0 V, I = 250 A 30 - - DS GS D c Drain-source breakdown voltage (transient) V V = 0 V, I = 15 A, t 50 ns 36 - - V DSt GS D(aval) transcient Gate-source threshold voltage V V = V , I = 250 A 1 - 2.1 GS(th) DS GS D Gate-source leakage I V = 0 V, V = +20, -16 V - - 100 nA GSS DS GS V = 30 V, V = 0 V - 0.02 0.10 DS GS Zero gate voltage drain current I mA DSS V = 30 V, V = 0 V, T = 55 C - 0.13 1 DS GS J a On-state drain current I V 5 V, V = 10 V 30 - - A D(on) DS GS V = 10 V, I = 15 A - 0.0022 0.0027 GS D a Drain-source on-state resistance R DS(on) V = 4.5 V, I = 10 A - 0.0032 0.0040 GS D a Forward transconductance g V = 10 V, I = 15 A - 120 - S fs DS D b Dynamic Input capacitance C - 2455 - iss Output capacitance C - 350 - oss V = 15 V, V = 0 V, f = 1 MHz pF DS GS Reverse transfer capacitance C -60 - rss C /C ratio - 0.025 0.050 rss iss V = 15 V, V = 10 V, I = 15 A - 38.5 58 DS GS D Total gate charge Q g -17.5 27 V = 15 V, V = 4.5 V, I = 15 A DS GS D Gate-source charge Q -6.3 - nC gs Gate-drain charge Q -2.8 - gd Output charge Q V = 15 V, V = 0 V - 29 - oss DS GS Gate resistance R f = 1 MHz 0.4 1.15 2 g Turn-on delay time t -12 24 d(on) Rise time t -14 28 r V = 15 V, R = 1.5 DD L I 10 A, V = 10 V, R = 1 D GEN g Turn-off delay time t -23 46 d(off) Fall time t -8 16 f ns Turn-on delay time t -29 58 d(on) Rise time t -50 100 r V = 15 V, R = 1.5 DD L I 10 A, V = 4.5 V, R = 1 D GEN g Turn-off delay time t -20 40 d(off) Fall time t -9 18 f Drain-Source Body Diode Characteristics Continuous source-drain diode current I T = 25 C - - 60 S C A Pulse diode forward current (t = 100 s) I -- 100 SM Body diode voltage V I = 5 A - 0.47 0.7 V SD S Body diode reverse recovery time t -31 62 ns rr Body diode reverse recovery charge Q -19 38 nC rr I = 10 A, di/dt = 100 A/s, F T = 25 C J Reverse recovery fall time t -16 - a ns Reverse recovery rise time t -15 - b Notes a. Pulse test pulse width 300 s, duty cycle 2 % b. Guaranteed by design, not subject to production testing c. T = 25 C Expected voltage stress during 100 % UIS test. Production data log is not available CASE Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S17-1589-Rev. A, 16-Oct-17 Document Number: 62942 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000