3.3 mm SiS128LDN www.vishay.com Vishay Siliconix N-Channel 80 V (D-S) MOSFET FEATURES PowerPAK 1212-8 Single D TrenchFET Gen IV power MOSFET D 8 D 7 Very low R x Q figure-of-merit (FOM) DS g D 6 5 Tuned for the lowest R x Q FOM DS oss 100 % R and UIS tested g Material categorization: for definitions of 11 compliance please see www.vishay.com/doc 99912 2 SS 3 S 4 S 1 G APPLICATIONS D Top View Bottom View Synchronous rectification PRODUCT SUMMARY Primary side switch V (V) 80 DS DC/DC converter G R max. ( ) at V = 10 V 0.0156 DS(on) GS Motor drive control R max. ( ) at V = 4.5 V 0.0203 DS(on) GS Load switch Q typ. (nC) 9.5 g S I (A) 33.7 D N-Channel MOSFET Configuration Single ORDERING INFORMATION Package PowerPAK 1212-8 Lead (Pb)-free and halogen-free SiS128LDN-T1-GE3 ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A PARAMETER SYMBOL LIMIT UNIT Drain-source voltage V 80 DS V Gate-source voltage V 20 GS T = 25 C 33.7 C T = 70 C 26.9 C Continuous drain current (T = 150 C) I J D b, c T = 25 C 10.2 A b, c T = 70 C 8.3 A A Pulsed drain current (t = 100 s) I 70 DM T = 25 C 35.4 C Continuous source-drain diode current I S b, c T = 25 C 3.2 A Single pulse avalanche current I 15 AS L = 0.1 mH Single pulse avalanche energy E 11.25 mJ AS T = 25 C 39 C T = 70 C 25 C Maximum power dissipation P W D b, c T = 25 C 3.6 A b, c T = 70 C 2.4 A Operating junction and storage temperature range T , T -55 to +150 J stg C c Soldering recommendations (peak temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYPICAL MAXIMUM UNIT b Maximum junction-to-ambient t 10 s R 26 34 thJA C/W Maximum junction-to-case (drain) Steady state R 2.4 3.2 thJC Notes a. Package limited b. Surface mounted on 1 x 1 FR4 board c. t = 10 s d. See solder profile (www.vishay.com/doc 73257). The PowerPAK 1212-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components f. Maximum under steady state conditions is 81 C/W g. T = 25 C C S19-0287-Rev. A, 01-Apr-2019 Document Number: 76259 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 3.3 mmSiS128LDN www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J PARAMETER SYMBOL TEST CONDITIONS MIN.TYP.MAX.UNIT Static Drain-source breakdown voltage V V = 0 V, I = 250 A 80 - - V GS D DS I = 10 mA V temperature coefficient V /T -64 - DS DS J D mV/C V temperature coefficient V /T I = 250 A --4.6- GS(th) GS(th) J D Gate-source threshold voltage V V = V , I = 250 A 1- 2.5 V DS GS D GS(th) Gate-source leakage I V = 0 V, V = 20 V - - 100 nA DS GS GSS V = 80 V, V = 0 V -- 1 DS GS Zero gate voltage drain current I A DSS V = 80 V, V = 0 V, T = 70 C -- 15 DS GS J a On-state drain current I V 10 V, V = 10 V 40 - - A DS GS D(on) V = 10 V, I = 10 A - 0.0130 0.0156 GS D a Drain-source on-state resistance R DS(on) V = 4.5 V, I = 10 A - 0.0169 0.0203 GS D a Forward transconductance g V = 15 V, I = 10 A -30 - S DS D fs b Dynamic Input capacitance C - 1250 - iss Output capacitance C V = 40 V, V = 0 V, f = 1 MHz - 127 - pF oss DS GS Reverse transfer capacitance C -7.8 - rss V = 40 V, V = 10 V, I = 10 A -20 30 DS GS D Total gate charge Q g - 9.5 14.5 V = 40 V, V = 4.5 V, I =10 A Gate-source charge Q -3.8- nC gs DS GS D Gate-drain charge Q -2.8 - gd Output charge Q V = 40 V, V = 0 V - 16.8 - DS GS oss Gate resistance R f = 1 MHz 0.3 0.87 1.5 g Turn-on delay time t -10 20 d(on) Rise time t -6 12 r V = 40 V, R = 4 , I 10 A, DD L D V = 10 V, R = 1 GEN g Turn-off delay time t -20 40 d(off) Fall time t -5 10 f ns Turn-on delay time t -18 36 d(on) Rise time t -18 36 r V = 40 V, R = 4 , I 10 A, DD L D V = 4.5 V, R = 1 GEN g Turn-off delay time t -21 42 d(off) Fall time t -25 50 f Drain-Source Body Diode Characteristics Continuous source-drain diode current I T = 25 C - - 35.4 C S A Pulse diode forward current I -- 70 SM Body diode voltage V I = 5 A, V = 0 V - 0.77 1.1 V S GS SD Body diode reverse recovery time t -30 60 ns rr Body diode reverse recovery charge Q -26 52 nC rr I = 10 A, di/dt = 100 A/s, F T = 25 C Reverse recovery fall time t J -20 - a ns Reverse recovery rise time t -14 - b Notes a. Pulse test pulse width 300 s, duty cycle 2 % b. Guaranteed by design, not subject to production testing Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S19-0287-Rev. A, 01-Apr-2019 Document Number: 76259 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000