3.3 mm SiS407ADN www.vishay.com Vishay Siliconix P-Channel 20 V (D-S) MOSFET FEATURES PRODUCT SUMMARY TrenchFET power MOSFET f, g V (V) R () MAX. I (A) Q (TYP.) DS DS(on) D g Low thermal resistance PowerPAK package 0.009 at V = -4.5 V -18 GS 100 % R and UIS tested g -20 0.0122 at V = -2.5 V -18 63 nC GS 0.0190 at V = -1.8 V -18 Material categorization: GS For definitions of compliance please see www.vishay.com/doc 99912 PowerPAK 1212-8 Single D D 8 APPLICATIONS S D 7 D 6 Load switch 5 Battery switch G Power management 11 2 SS 3 S 4 S 1 G D Top View Bottom View Ordering Information: P-Channel MOSFET SiS407ADN-T1-GE3 (lead (Pb)-free and halogen-free) ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A PARAMETER SYMBOL LIMITUNIT Drain-Source Voltage V -20 DS V Gate-Source Voltage V 8 GS f T = 25 C -18 C f T = 70 C -18 C a Continuous Drain Current (T = 150 C) I J D a, b T = 25 C -16.7 A a, b T = 70 C -13.4 A A Pulsed Drain Current (t = 300 s) I -70 DM f T = 25 C -18 C Continuous Source-Drain Diode Current I S a, b T = 25 C -3.1 A Avalanche Current L = 0.1 mH I -20 AS Single Pulse Avalanche Energy E 20 mJ AS T = 25 C 39.1 C T = 70 C 25 C Maximum Power Dissipation P W D a, b T = 25 C 3.7 A a, b T = 70 C 2.4 A Operating Junction and Storage Temperature Range T , T -55 to 150 J stg C c, d Soldering Recommendations (Peak Temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYPICALMAXIMUMUNIT a, e Maximum Junction-to-Ambient t 10 s R 26 34 thJA C/W Maximum Junction-to-Case (Drain) Steady State R 2.4 3.2 thJC Notes a. Surface mounted on 1 x 1 FR4 board. b. t = 10 s. c. See solder profile (www.vishay.com/doc 73257). The PowerPAK 1212-8 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection. d. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components. e. Maximum under steady state conditions is 81 C/W. f. Package limited. g. T = 25 C. C S14-0911-Rev. A, 28-Apr-14 Document Number: 63239 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 3.3 mm SiS407ADN www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J PARAMETER SYMBOL TEST CONDITIONS MIN. TYP.MAX.UNIT Static Drain-Source Breakdown Voltage V V = 0 V, I = -250 A -20 - - V DS GS D V Temperature Coefficient V /T --11 - DS DS J I = -250 A mV/C D V Temperature Coefficient V /T -2.9 - GS(th) GS(th) J Gate-Source Threshold Voltage V V = V , I = -250 A -0.4 - -1 V GS(th) DS GS D Gate-Source Leakage I V = 0 V, V = 8 V - - 100 nA GSS DS GS V = -20 V, V = 0 V - - -1 DS GS Zero Gate Voltage Drain Current I A DSS V = -20 V, V = 0 V, T = 55 C - - -10 DS GS J a On-State Drain Current I V -5 V, V = -10 V -40 - - A D(on) DS GS V = -4.5 V, I = -15 A - 0.0073 0.009 GS D a Drain-Source On-State Resistance R V = -2.5 V, I = -13 A - 0.0100 0.0122 DS(on) GS D V = -1.8 V, I = -5 A - 0.0145 0.0190 GS D a Forward Transconductance g V = -10 V, I = -15 A - 70 - S fs DS D b Dynamic Input Capacitance C - 5875 - iss Output Capacitance C -V = -10 V, V = 0 V, f = 1 MHz540- pF oss DS GS Reverse Transfer Capacitance C -555- rss V = -10 V, V = -8 V, I = -16.7 A - 112 168 DS GS D Total Gate Charge Q g -63 95 nC Gate-Source Charge Q -8V = -10 V, V = -4.5 V, I = -16.7 A.7- gs DS GS D Gate-Drain Charge Q -25.3- gd Gate Resistance R f = 1 MHz 0.8 3.6 7.2 g Turn-On Delay Time t -12 24 d(on) Rise Time t -4 8 r V = -10 V, R = 1 DD L ns I -10 A, V = -8 V, R = 1 Turn-Off Delay Time t -D GEN g 120180 d(off) Fall Time t -36 54 f Drain-Source Body Diode Characteristics Continuous Source-Drain Diode Current I T = 25 C - - -18 S C A a Pulse Diode Forward Current I -- -70 SM Body Diode Voltage V I = -10 A - -0.75 -1.2 V SD S Body Diode Reverse Recovery Time t -45 68 ns rr Body Diode Reverse Recovery Charge Q -38 57 nC rr I = -10 A, dI/dt = 100 A/s, T = 25 C F J Reverse Recovery Fall Time t -18- a ns Reverse Recovery Rise Time t -27- b Notes a. Pulse test pulse width 300 s, duty cycle 2 %. b. Guaranteed by design, not subject to production testing. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S14-0911-Rev. A, 28-Apr-14 Document Number: 63239 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000