W6351G6KB 4M 8 BANKS 16 BIT DDR3 SDRAM Table of Contents- 1. GENERAL DESCRIPTION ................................................................................................................... 5 2. FEATURES ........................................................................................................................................... 5 3. ORDER INFORMATION ....................................................................................................................... 6 4. KEY PARAMETERS ............................................................................................................................. 6 5. BALL CONFIGURATION ...................................................................................................................... 7 6. BALL DESCRIPTION ............................................................................................................................ 8 7. BLOCK DIAGRAM .............................................................................................................................. 10 8. FUNCTIONAL DESCRIPTION ............................................................................................................ 11 8.1 Basic Functionality .............................................................................................................................. 11 8.2 RESET and Initialization Procedure .................................................................................................... 11 8.2.1 Power-up Initialization Sequence ..................................................................................... 11 8.2.2 Reset Initialization with Stable Power .............................................................................. 13 8.3 Programming the Mode Registers ....................................................................................................... 14 8.3.1 Mode Register MR0 ......................................................................................................... 16 8.3.1.1 Burst Length, Type and Order ................................................................................ 17 8.3.1.2 CAS Latency........................................................................................................... 17 8.3.1.3 Test Mode............................................................................................................... 18 8.3.1.4 DLL Reset............................................................................................................... 18 8.3.1.5 Write Recovery ....................................................................................................... 18 8.3.1.6 Precharge PD DLL ................................................................................................. 18 8.3.2 Mode Register MR1 ......................................................................................................... 19 8.3.2.1 DLL Enable/Disable ................................................................................................ 19 8.3.2.2 Output Driver Impedance Control ........................................................................... 20 8.3.2.3 ODT RTT Values .................................................................................................... 20 8.3.2.4 Additive Latency (AL) ............................................................................................. 20 8.3.2.5 Write leveling .......................................................................................................... 20 8.3.2.6 Output Disable ........................................................................................................ 20 8.3.3 Mode Register MR2 ......................................................................................................... 21 8.3.3.1 Partial Array Self Refresh (PASR) .......................................................................... 22 8.3.3.2 CAS Write Latency (CWL) ...................................................................................... 22 8.3.3.3 Auto Self Refresh (ASR) and Self Refresh Temperature (SRT) ............................. 22 8.3.3.4 Dynamic ODT (Rtt WR) ......................................................................................... 22 8.3.4 Mode Register MR3 ......................................................................................................... 23 8.3.4.1 Multi Purpose Register (MPR) ................................................................................ 23 8.4 No OPeration (NOP) Command .......................................................................................................... 24 8.5 Deselect Command ............................................................................................................................. 24 8.6 DLL-off Mode ...................................................................................................................................... 24 8.7 DLL on/off switching procedure ........................................................................................................... 25 8.7.1 DLL on to DLL off Procedure .......................................................................... 25 8.7.2 DLL off to DLL on Procedure .......................................................................... 26 8.8 Input clock frequency change ............................................................................................................. 27 8.8.1 Frequency change during Self-Refresh............................................................................ 27 8.8.2 Frequency change during Precharge Power-down .......................................................... 27 8.9 Write Leveling ..................................................................................................................................... 29 Publication Release Date: Dec. 20, 2016 Revision: A01 - 1 - W6351G6KB 8.9.1 DRAM setting for write leveling & DRAM termination function in that mode .................... 30 8.9.2 Write Leveling Procedure ................................................................................................. 30 8.9.3 Write Leveling Mode Exit ................................................................................................. 32 8.10 Multi Purpose Register ........................................................................................................................ 33 8.10.1 MPR Functional Description ............................................................................................. 34 8.10.2 MPR Register Address Definition ..................................................................................... 35 8.10.3 Relevant Timing Parameters ............................................................................................ 35 8.10.4 Protocol Example ............................................................................................................. 35 8.11 ACTIVE Command .............................................................................................................................. 41 8.12 PRECHARGE Command .................................................................................................................... 41 8.13 READ Operation ................................................................................................................................. 42 8.13.1 READ Burst Operation ..................................................................................................... 42 8.13.2 READ Timing Definitions .................................................................................................. 43 8.13.2.1 READ Timing Clock to Data Strobe relationship .................................................... 44 8.13.2.2 READ Timing Data Strobe to Data relationship ..................................................... 45 8.13.2.3 tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Calculation ............................................. 46 8.13.2.4 tRPRE Calculation .................................................................................................. 47 8.13.2.5 tRPST Calculation .................................................................................................. 47 8.13.2.6 Burst Read Operation followed by a Precharge...................................................... 53 8.14 WRITE Operation ................................................................................................................................ 55 8.14.1 DDR3 Burst Operation ..................................................................................................... 55 8.14.2 WRITE Timing Violations ................................................................................................. 55 8.14.2.1 Motivation ............................................................................................................... 55 8.14.2.2 Data Setup and Hold Violations .............................................................................. 55 8.14.2.3 Strobe to Strobe and Strobe to Clock Violations ..................................................... 55 8.14.2.4 Write Timing Parameters ........................................................................................ 55 8.14.3 Write Data Mask............................................................................................................... 56 8.14.4 tWPRE Calculation........................................................................................................... 57 8.14.5 tWPST Calculation ........................................................................................................... 57 8.15 Refresh Command .............................................................................................................................. 64 8.16 Self-Refresh Operation ....................................................................................................................... 66 8.17 Power-Down Modes ............................................................................................................................ 68 8.17.1 Power-Down Entry and Exit ............................................................................................. 68 8.17.2 Power-Down clarifications - Case 1 ................................................................................. 74 8.17.3 Power-Down clarifications - Case 2 ................................................................................. 74 8.17.4 Power-Down clarifications - Case 3 ................................................................................. 75 8.18 ZQ Calibration Commands .................................................................................................................. 76 8.18.1 ZQ Calibration Description ............................................................................................... 76 8.18.2 ZQ Calibration Timing ...................................................................................................... 77 8.18.3 ZQ External Resistor Value, Tolerance, and Capacitive loading ...................................... 77 8.19 On-Die Termination (ODT) .................................................................................................................. 78 8.19.1 ODT Mode Register and ODT Truth Table ...................................................................... 78 8.19.2 Synchronous ODT Mode .................................................................................................. 79 8.19.2.1 ODT Latency and Posted ODT ............................................................................... 79 8.19.2.2 Timing Parameters ................................................................................................. 79 8.19.2.3 ODT during Reads .................................................................................................. 81 8.19.3 Dynamic ODT .................................................................................................................. 82 8.19.3.1 Functional Description: ........................................................................................... 82 8.19.3.2 ODT Timing Diagrams ............................................................................................ 83 Publication Release Date: Dec. 20, 2016 Revision: A01 - 2 -