X-On Electronics has gained recognition as a prominent supplier of W956D6KBKX7I TR DRAM across the USA, India, Europe, Australia, and various other global locations. W956D6KBKX7I TR DRAM are a product manufactured by Winbond. We provide cost-effective solutions for DRAM, ensuring timely deliveries around the world.

W956D6KBKX7I TR Winbond

W956D6KBKX7I TR electronic component of Winbond
Images are for reference only
See Product Specifications
Part No.W956D6KBKX7I TR
Manufacturer: Winbond
Category: DRAM
Description: DRAM 64Mb pSRAM x16, ADM, 133MHz, Ind temp T&R
Datasheet: W956D6KBKX7I TR Datasheet (PDF)
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges



Price (USD)

5000: USD 2.975 ea
Line Total: USD 14875

Availability - 0
MOQ: 5000  Multiples: 5000
Pack Size: 5000
Availability Price Quantity
0
Ship by Wed. 31 Jul to Fri. 02 Aug
MOQ : 5000
Multiples : 5000
5000 : USD 1.6215
10000 : USD 1.6215
25000 : USD 1.6215

   
Manufacturer
Product Category
Type
Mounting Style
Package / Case
Data Bus Width
Organisation
Memory Size
Maximum Clock Frequency
Supply Voltage - Max
Supply Voltage - Min
Supply Current - Max
Minimum Operating Temperature
Maximum Operating Temperature
Series
Packaging
Hts Code
LoadingGif
 
Notes:- Show Stocked Products With Similar Attributes.

We are delighted to provide the W956D6KBKX7I TR from our DRAM category, at competitive rates not only in the United States, Australia, and India, but also across Europe and beyond. A long established and extensive electronic component distribution network has enhanced our global reach and dependability, ensuring cost savings through prompt deliveries worldwide. Client satisfaction is at the heart of our business, where every component counts and every customer matters. Our technical service team is ready to assist you. From product selection to after-sales support, we strive to deliver a seamless and satisfying experience. Are you ready to experience the best in electronic component distribution? Contact X-ON Electronics today and discover why X-On are a preferred choice for the W956D6KBKX7I TR and other electronic components in the DRAM category and beyond.

Image Part-Description
Stock Image W9712G6KB25I
DRAM Chip DDR2 SDRAM 128Mbit 8Mx16 1.8V 84-Pin TFBGA
Stock : 255
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Hot Stock Image W9825G6KH-6
IC SDRAM 256MBIT 166MHZ 54TSOP
Stock : 3571
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image W9712G6KB-25
DRAM Chip DDR2 SDRAM 128Mbit 8Mx16 1.8V 84-Pin TFBGA
Stock : 109
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Hot Stock Image W9425G6KH-5
4 M X 4 BANKS X16 BITS DDR SDRAM
Stock : 1674
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Hot Stock Image W9412G6KH-5I
DRAM Chip DDR SDRAM 128Mbit 8Mx16 2.5V 66-Pin TSOP-II
Stock : 284
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image W9412G6KH-5
DRAM Chip DDR SDRAM 128Mbit 8Mx16 2.5V 66-Pin TSOP-II
Stock : 1726
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Hot Stock Image W9864G6KH-6
DRAM Chip SDRAM 64Mbit 4Mx16 3.3V 54-Pin TSOP-II
Stock : 3018
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image W9816G6JH-7
DRAM 16M SDR SDRAM 133MHz
Stock : 685
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image W956D8MBKX5I
DRAM 64Mb HyperRAM x8 200MHz Ind temp 1.8V
Stock : 0
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image W9751G8NB-25
DRAM 512Mb DDR2-800, x8
Stock : 0
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Image Part-Description
Stock Image M366S0924FTS-C7A00
DRAM Module SDRAM 64Mbyte 168UDIMM Tray
Stock : 62
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image MT47H128M4CB-37E
DRAM Chip DDR2 SDRAM 512M-Bit 128Mx4 1.8V 60-Pin FBGA Tray
Stock : 0
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image K4S560432C-TC75
DRAM Chip SDRAM 256M-Bit 64Mx4 3.3V 54-Pin TSOP-II
Stock : 299
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image K4S641632H-UC60
DRAM Chip SDRAM 64M-Bit 4Mx16 3.3V 54-Pin TSOP-II T/R
Stock : 5493
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image KM44C4100CK-6
DRAM Chip FPM 16M-Bit 4Mx4 5V 24-Pin SOJ
Stock : 706
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image MT46V32M8TG-5B/G
DRAM Chip DDR SDRAM 256Mbit 32Mx8 2.6V 66-Pin TSOP Tray
Stock : 147
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image MT46V64M4TG-6
DRAM Chip DDR SDRAM 256M-Bit 64Mx4 2.5V 66-Pin TSOP Tray
Stock : 0
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image S27KS0641DPBHA020
DRAM Nor
Stock : 9
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image IS42S16100H-7BLI-TR
DRAM 16M, 3.3V, SDRAM 1Mx16, 143Mhz,RoHS
Stock : 6312
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.
Stock Image NTE2117
DRAM Chip DRAM 16K-Bit 16Kx1 5V 16-Pin DIP
Stock : 3
This product is classified as Large/Heavy, additional shipping charges may apply. A customer service representative may contact you after ordering to confirm exact shipping charges.

W956D6KBKX 64Mb Async./Burst/Sync./A/D MUX TABLE OF CONTENTS 1. GENERAL DESCRIPTION .......................................................................................................... 3 2. FEATURES.................................................................................................................................. 3 3. ORDERING INFORMATION ....................................................................................................... 3 4. BALL CONFIGURATION ............................................................................................................ 4 5. BALL DESCRIPTION .................................................................................................................. 5 6. BLOCK DIAGRAM ...................................................................................................................... 6 7. INSTRUCTION SET .................................................................................................................... 7 8. FUNCTIONAL DESCRIPTION .................................................................................................... 8 8.1 Power Up Initialization ..................................................................................................................... 8 8.2 Bus Operating Modes ...................................................................................................................... 8 8.3 Asynchronous Modes ...................................................................................................................... 8 8.3.1 READ Operation (ADV LOW) .................................................................................................................. 9 8.3.2 WRITE Operation (ADV LOW) ................................................................................................................ 9 8.4 Burst Mode Operation .................................................................................................................... 10 8.4.1 Burst Mode READ (4-word burst) ............................................................................................................ 10 8.4.2 Burst Mode WRITE (4-word burst) .......................................................................................................... 11 8.4.3 Refresh Collision During Variable-Latency READ Operation .................................................................. 12 8.5 Mixed-Mode Operation .................................................................................................................. 13 8.5.1 WAIT Operation ....................................................................................................................................... 13 8.5.2 Wired-OR WAIT Configuration ................................................................................................................ 13 8.5.3 LB / UB Operation ................................................................................................................................. 14 8.6 Low Power Operation .................................................................................................................... 14 8.6.1 Standby Mode Operation ......................................................................................................................... 14 8.6.2 Temperature Compensated Refresh ....................................................................................................... 14 8.6.3 Partial-Array Refresh ............................................................................................................................... 14 8.6.4 Deep Power-Down Operation .................................................................................................................. 14 8.7 Registers ....................................................................................................................................... 15 8.7.1 Access Using CRE .................................................................................................................................. 15 8.7.2 Configuration Register WRITE Asynchronous Mode Followed by READ Operation .............................. 15 8.7.3 Configuration Register WRITE Synchronous Mode Followed by READ Operation ................................ 16 8.7.4 Configuration Register READ Asynchronous Mode Followed by READ ARRAY Operation .................. 17 8.7.5 Configuration Register READ Synchronous Mode Followed by READ ARRAY Operation .................... 18 8.7.6 Software Access ...................................................................................................................................... 19 8.7.7 Load Configuration Register .................................................................................................................... 19 8.7.8 Read Configuration Register ................................................................................................................... 20 8.8 Bus Configuration Register ............................................................................................................ 20 8.8.1 Bus Configuration Register Definition ...................................................................................................... 21 8.8.2 Burst Length (BCR 2:0 ) Default = Continuous Burst .............................................................................. 22 8.8.3 Burst Wrap (BCR 3 ) Default = No Wrap ................................................................................................. 22 8.8.4 Sequence and Burst Length .................................................................................................................... 23 8.8.5 Drive Strength (BCR 5:4 ) Default = Outputs Use Half-Drive Strength ................................................... 24 8.8.6 Drive Strength .......................................................................................................................................... 24 8.8.7 WAIT Configuration. (BCR 8 ) Default =WAIT Transitions 1 Clock Before Data Valid/ Invalid ............... 24 8.8.8 WAIT Polarity (BCR 10 ) Default = WAIT Active HIGH ........................................................................... 24 8.8.9 WAIT Configuration During Burst Operation ........................................................................................... 25 8.8.10 Latency Counter (BCR 13:11 ) Default = Three Clock Latency ............................................................ 25 8.8.11 Initial Access Latency (BCR 14 ) Default = Variable ............................................................................. 25 8.8.12 Allowed Latency Counter Settings in Variable Latency Mode ............................................................... 25 8.8.13 Latency Counter (Variable Initial Latency, No Refresh Collision) ......................................................... 26 8.8.14 Allowed Latency Counter Settings in Fixed Latency Mode ................................................................... 26 8.8.15 Latency Counter (Fixed Latency) .......................................................................................................... 27 8.8.16 Operating Mode (BCR 15 ) Default is Asynchronous Operation ........................................................... 27 Publication Release Date: Mar. 02, 2017 Revision: A01-001 - 1 - W956D6KBKX 8.9 Refresh Configuration Register ...................................................................................................... 28 8.9.1 Refresh Configuration Register Mapping ................................................................................................ 28 8.9.2 Partial Array Refresh (RCR 2:0 ) Default = Full Array Refresh ............................................................... 28 8.9.3 Address Patterns for PAR (RCR 4 = 1) ................................................................................................. 29 8.9.4 Deep Power-Down (RCR 4 ) Default = DPD Disabled ............................................................................ 29 8.10 Device Identification Register ....................................................................................................... 29 9. ELECTRICAL CHARACTERISTIC ........................................................................................... 30 9.1 Absolute Maximum DC, AC Ratings .............................................................................................. 30 9.2 Electrical Characteristics and Operating Conditions ....................................................................... 30 9.3 Deep Power-Down Specifications .................................................................................................. 31 9.4 Partial Array Self Refresh Standby Current .................................................................................... 31 9.5 Capacitance ................................................................................................................................... 31 9.6 AC Input-Output Reference Waveform ........................................................................................... 31 9.7 AC Output Load Circuit .................................................................................................................. 31 10. TIMING REQUIREMENTS....................................................................................................... 32 10.1 Read, Write Timing Requirements ............................................................................................... 32 10.1.1 Asynchronous READ Cycle Timing Requirements ............................................................................... 32 10.1.2 Burst READ Cycle Timing Requirements .............................................................................................. 33 10.1.3 Asynchronous WRITE Cycle Timing Requirements .............................................................................. 34 10.1.4 Burst WRITE Cycle Timing Requirements ............................................................................................ 35 10.2 TIMING DIAGRAMS .................................................................................................................... 36 10.2.1 Initialization Period ................................................................................................................................. 36 10.2.2 DPD Entry and Exit Timing Parameters ................................................................................................ 36 10.2.3 Initialization Timing Parameters ............................................................................................................ 36 10.2.4 Initialization and DPD Timing Parameters ............................................................................................. 36 10.2.5 Asynchronous READ ............................................................................................................................. 37 10.2.6 Single Access Burst READ Operation - Variable Latency..................................................................... 38 10.2.7 Four Word Burst READ Operation-Variable Latency ............................................................................ 39 10.2.8 Single-Access Burst READ Operation-Fixed Latency ........................................................................... 40 10.2.9 Four Word Burst READ Operation-Fixed Latency ................................................................................. 41 10.2.10 Burst READ Terminate at End-of-Row (Wrap Off) .............................................................................. 42 10.2.11 Burst READ Row Boundary Crossing ................................................................................................. 43 10.2.12 Asynchronous WRITE ......................................................................................................................... 44 10.2.13 Burst WRITE Operation-Variable Latency Mode ................................................................................. 45 10.2.14 Burst WRITE Operation-Fixed Latency Mode ..................................................................................... 46 10.2.15 Burst WRITE Terminate at End of Row (Wrap Off) ............................................................................. 47 10.2.16 Burst WRITE Row Boundary Crossing ................................................................................................ 48 10.2.17 Burst WRITE Followed by Burst READ ............................................................................................... 49 10.2.18 Asynchronous WRITE Followed by Burst READ ................................................................................ 50 10.2.19 Burst READ Followed by Asynchronous WRITE ................................................................................ 51 10.2.20 Asynchronous WRITE Followed by Asynchronous READ .................................................................. 52 11. PACKAGE SPECIFICATION .................................................................................................. 53 12. REVISION HISTORY ............................................................................................................... 54 Publication Release Date: Mar. 02, 2017 Revision: A01-001 - 2 -

Tariff Desc

8542.32.00 -- Memories
               Monolithic integrated circuits:
WINBOND ELECTRONICS
WINBOND ELECTRONICS CORP AMERICA

Looking for help? Visit our FAQ's Section to answer to all your questions

 

X-ON Worldwide Electronics

Welcome To X-ON Electronics
For over three decades, we have been advocating and shaping the electronic components industry. Our management complements our worldwide business scope and focus. We are committed to innovation, backed by a strong business foundation. If you need a trustworthy supplier of electronic components for your business – look no further.
 

Copyright ©2024  X-ON Electronic Services. All rights reserved.
Please ensure you have read and understood our Terms & Conditions before purchasing.
All prices exclude GST.

Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted Image for all the cards that are accepted