A product Line of Pb Diodes Incorporated Lead-free Green PI6CG33402C 3.3V Very-Low Power 4-Output PCIe Clock Generator With On-chip Termination Features Description 3.3V Supply Voltage e PTh I6CG33402C is a four-output ver y-low power PCIe Gen1/Gen2/ Crystal/CMOS Input: 25MHz Gen3/ Gen4/ Gen5 clock generator. It uses 25MHz crystal or CMOS Four Differential Low-Power HCSL Outputs with On-chip reference as an input to generate the 100MHz low-power differ - Termination ential HCSL outputs with on-chip terminations. The on-chip ter - Default Z = 85 OUT mination can save 16 external resistors and make layout easier. Individual Output Enable An additional buffered reference output is provided to serve as a Reference CMOS Output low-noise reference for other circuitry. Programmable Slew Rate and Output Amplitude for each It uses Diodes proprietary PLL design to achieve very-low Output jitter that meets PCIe Gen1/Gen2/Gen3/Gen4/Gen5 require- Differential Outputs Blocked until PLL is Locked ments. It also provides various options such as different slew rate Selectable 0%, -0.25%, or -0.5% Spread on Differential Outputs and amplitude through SMBUS, so users can configure the de - Strapping pins or SMBus for Configuration vice easily to get the optimized performance for their individual Differential Output-to-Output Skew <50ps boards. The device also supports selectable spread-spectrum options to reduce EMI for various applications. Very-Low Jitter Outputs Differential Cycle-to-Cycle Jitter <50ps PCIe Gen1/Gen2/Gen3/Gen4/Gen5 Compliant Block Diagram CMOS REFOUT Phase Jitter < 0.3ps RMS, SSC off REFOUT <1.5ps RMS, SSC on OE 3:0 Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2) Halogen and Antimony Free. Green Device (Note 3) Q3 XTAL IN/CLK OSC PLL For automotive applications requiring specic cfi hange control XTAL OUT SS Q2 (i.e. parts qualified to AEC-Q100/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please SCLK Q1 SDATA contact us or your local Diodes representative. SADR CTRL SS SEL TRI Q0 LOGIC A product Line of Diodes Incorporated PI6CG33402C Pin Configuration 25 32 31 30 29 28 27 26 1 24 GND OE2 XTAL IN/CLK 2 23 Q2- XTAL OUT 3 22 Q2+ VDD OSC 4 21 VDDA V 5 20 DD REFOUT GNDA SADR/REFOUT Q1- 6 GND 19 GND REF 7 18 Q1+ GND DIG 8 17 OE1 9 10 11 12 13 14 15 16 Pin Description Pin Pin Name Type Description 1, 15, 26, 30 GND Power Ground pin 2 XTAL IN/CLK Input Crystal input or CMOS reference input 3 XTAL OUT Output Crystal output 4 V OSC Power Power supply for oscillator circuitry, nominal 3.3V DD 5 V REFOUT Power Power supply for buffered CMOS output DD Input/ Latch to select SMBus Address or LVCMOS REFOUT. 6 SADR/REFOUT CMOS Output This pin has an internal pulldown 7 GND REF Power Ground for REFOUT 8 GND DIG Power Ground for digital circuitry 9 V DIG Power Power supply for digital circuitry, nominal 3.3V DD 10 SCLK Input CMOS SMBUS clock input, 3.3V tolerant Input/ 11 SDATA CMOS SMBUS Data line, 3.3V tolerant Output Active low input for enabling Q0 pair. This pin has an internal pulldown. 12 OE0 Input CMOS 1 =disable outputs, 0 = enable outputs 13 Q0+ Output HCSL Differential true clock output 14 Q0- Output HCSL Differential complementary clock output 16, 25 V Power Power supply for differential outputs DDO www.diodes.com January 2020 PI6CG33402C 2 Diodes Incorporated Document Number DS42294 Rev 3-2 V DIG SS SEL TRI DD SCLK PD SDATA GND OE0 OE3 Q0+ Q3- Q3+ Q0- GND GND V O DD V O DD