IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B 512K x36 and 1024K x18 18Mb SYNCHRONOUS PIPELINED SINGLE CYCLE DESELECT STATIC RAM MARCH 2017 FEATURES DESCRIPTION Internal self-timed write cycle The 18Mb product family features high-speed, low- Individual Byte Write Control and Global Write power synchronous static RAMs designed to provide Clock controlled, registered address, data and burstable, high-performance memory for control communication and networking applications. The Burst sequence control using MODE input IS61LPS/VPS/VVPS51236B are organized as 524,288 Three chip enable option for simple depth words by 36bits. The IS61LPS/VPS/VVPS102418B are expansion and address pipelining organized as 1,048,576 words by 18bits. Fabricated Common data inputs and data outputs with ISSI s advanced CMOS technology, the device Auto Power-down during deselect integrates a 2-bit burst counter, high-speed SRAM Single cycle deselect core, and high-drive capability outputs into a single Snooze MODE for reduced-power standby monolithic circuit. All synchronous inputs pass through JEDEC 100-pin QFP, 165-ball BGA and 119-ball registers controlled by a positive-edge-triggered single BGA packages clock input. Power supply: LPS: V 3.3V ( 5%), V 3.3V/2.5V ( 5%) Write cycles are internally self-timed and are initiated DD DDQ VPS: VDD 2.5V ( 5%), VDDQ 2.5V ( 5%) by the rising edge of the clock input. Write cycles can VVPS: V 1.8V ( 5%), V 1.8V ( 5%) be one to four bytes wide as controlled by the write DD DDQ JTAG Boundary Scan for BGA packages control inputs. Commercial, Industrial and Automotive temperature support Separate byte enables allow individual bytes to be Lead-free available written. The byte write operation is performed by using For leaded options, please contact ISSI the byte write enable (/BWE) input combined with one or more individual byte write signals (/BWx). In addition, Global Write (/GW) is available for writing all FAST ACCESS TIME bytes at one time, regardless of the byte write controls. Bursts can be initiated with either /ADSP (Address Symbol Parameter -250 -200 Units Status Processor) or /ADSC (Address Status Cache Clock Access Controller) input pins. Subsequent burst addresses can t 2.6 3.0 ns KQ Time be generated internally and controlled by the /ADV (burst address advance) input pin. tKC Cycle time 4 5 ns Frequency 250 200 MHz The mode pin is used to select the burst sequence order. Linear burst is achieved when this pin is tied LOW. Interleave burst is achieved when this pin is tied HIGH or left floating. Copyright 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized b.) the user assume all such risks and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances Integrated Silicon Solution, Inc.- www.issi.com 1 Rev. C1 03/13/2017 IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B BLOCK DIAGRAM Integrated Silicon Solution, Inc.- www.issi.com 2 Rev. C1 03/13/2017