IS61QDPB42M18A/A1/A2 IS61QDPB41M36A/A1/A2 2Mx18, 1Mx36 36Mb QUADP (Burst 4) SYNCHRONOUS SRAM ADVANCED INFORMATION (2.5 Cycle Read Latency) JULY 2012 FEATURES DESCRIPTION 1Mx36 and 2Mx18 configuration available. The 36Mb IS61QDPB41M36A/A1/A2 and IS61QDPB42M18A/A1/A2 are synchronous, high- On-chip Delay-Locked Loop (DLL) for wide data performance CMOS static random access memory (SRAM) valid window. devices. These SRAMs have separate I/Os, eliminating the Separate independent read and write ports with need for high-speed bus turnaround. The rising edge of K concurrent read and write operations. clock initiates the read/write operation, and all internal Synchronous pipeline read with late write operation. operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic Double Data Rate (DDR) interface for read and operations of these QUADP (Burst of 4) SRAMs. Read and write input ports. write addresses are registered on alternating rising edges of 2.5 cycle read latency. the K clock. Reads and writes are performed in double data Fixed 4-bit burst for read and write operations. rate. Clock stop support. The following are registered internally on the rising edge of Two input clocks (K and K ) for address and control registering at rising edges only. the K clock: Read/write address Two echo clocks (CQ and CQ ) that are delivered Read enable simultaneously with data. Write enable Data Valid Pin (QVLD). +1.8V core power supply and 1.5, 1.8V VDDQ, used Byte writes for burst addresses 1 and 3 with 0.75, 0.9V VREF. Data-in for burst addresses 1 and 3 HSTL input and output levels. The following are registered on the rising edge of the K clock: Registered addresses, write and read controls, byte writes, data in, and data outputs. Byte writes for burst addresses 2 and 4 Full data coherency. Data-in for burst addresses 2 and 4 Boundary scan using limited set of JTAG 1149.1 functions. Byte writes can change with the corresponding data-in to enable or disable writes on a per-byte basis. An internal write Byte write capability. buffer enables the data-ins to be registered one cycle after Fine ball grid array (FBGA) package: the write address. The first data-in burst is clocked one cycle 13mmx15mm and 15mmx17mm body size later than the write command signal, and the second burst is 165-ball (11 x 15) array timed to the following rising edge of the K clock. Two full Programmable impedance output drivers via 5x clock cycles are required to complete a write operation. user-supplied precision resistor. During the burst read operation, the data-outs from the first ODT (On Die Termination) feature is supported and third bursts are updated from output registers of the third optionally on data input, K/K , and BW . x and fourth rising edges of the K clock (starting 2.5 cycles The end of top mark (A/A1/A2) is to define options. later after read command). The data-outs from the second IS61QDPB41M36A : Dont care ODT function and fourth bursts are updated with the fourth and fifth rising and pin connection edges of the K clock where the read command receives at IS61QDPB41M36A1 : Option1 the first rising edge of K. Two full clock cycles are required to IS61QDPB41M36A2 : Option2 complete a read operation. Refer to more detail description at page 6 for each The device is operated with a single +1.8V power supply ODT option. and is compatible with HSTL I/O interfaces. Copyright 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized b.) the user assume all such risks and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances Integrated Silicon Solution, Inc.- www.issi.com 1 Rev. 00A 7/05/2012 IS61QDPB42M18A/A1/A2 IS61QDPB41M36A/A1/A2 Package ballout and description x36 FBGA Ball ballout (Top View) 1 2 3 4 5 6 7 8 9 10 11 1 1 1 CQ NC/SA NC/SA W BW K BW R SA NC/SA CQ 2 1 A Q27 Q18 D18 SA BW K BW SA D17 Q17 Q8 3 0 B D27 Q28 D19 V SA NC SA V D16 Q7 D8 SS SS C D28 D20 Q19 V V V V V Q16 D15 D7 SS SS SS SS SS D Q29 D29 Q20 V V V V V Q15 D6 Q6 DDQ SS SS SS DDQ E Q30 Q21 D21 V V V V V D14 Q14 Q5 DDQ DD SS DD DDQ F D30 D22 Q22 V V V V V Q13 D13 D5 DDQ DD SS DD DDQ G Doff V V V V V V V V V ZQ REF DDQ DDQ DD SS DD DDQ DDQ REF H D31 Q31 D23 V V V V V D12 Q4 D4 DDQ DD SS DD DDQ J Q32 D32 Q23 V V V V V Q12 D3 Q3 DDQ DD SS DD DDQ K Q33 Q24 D24 V V V V V D11 Q11 Q2 DDQ SS SS SS DDQ L D33 Q34 D25 V V V V V D10 Q1 D2 SS SS SS SS SS M D34 D26 Q25 V SA SA SA V Q10 D9 D1 SS SS N Q35 D35 Q26 SA SA QVLD SA SA Q9 D0 Q0 P TDO TCK SA SA SA ODT SA SA SA TMS TDI R Notes: 1. The following balls are reserved for higher densities: 3A for 72Mb, 10A for 144Mb, and 2A for 288Mb. x18 FBGA Ball ballout (Top View) 1 2 3 4 5 6 7 8 9 10 11 1 1 1 CQ NC/SA SA W BW K NC/SA R SA NC/SA CQ 1 A NC Q9 D9 SA NC K BW SA NC NC Q8 0 B NC NC D10 V SA NC SA V NC Q7 D8 SS SS C NC D11 Q10 V V V V V NC NC D7 SS SS SS SS SS D NC NC Q11 V V V V V NC D6 Q6 DDQ SS SS SS DDQ E NC Q12 D12 V V V V V NC NC Q5 DDQ DD SS DD DDQ F NC D13 Q13 V V V V V NC NC D5 DDQ DD SS DD DDQ G Doff V V V V V V V V V ZQ REF DDQ DDQ DD SS DD DDQ DDQ REF H NC NC D14 V V V V V NC Q4 D4 J DDQ DD SS DD DDQ NC NC Q14 V V V V V NC D3 Q3 DDQ DD SS DD DDQ K NC Q15 D15 V V V V V NC NC Q2 DDQ SS SS SS DDQ L NC NC D16 V V V V V NC Q1 D2 SS SS SS SS SS M NC D17 Q16 V SA SA SA V NC NC D1 SS SS N NC NC Q17 SA SA QVLD SA SA NC D0 Q0 P TDO TCK SA SA SA ODT SA SA SA TMS TDI R Notes: 1. The following balls are reserved for higher densities: 10A for 72Mb, 2A for 144Mb, and 7A for 288Mb. Integrated Silicon Solution, Inc.- www.issi.com 2 Rev. 00A 7/05/2012