ZL40212 Precision 1:2 LVDS Fanout Buffer Data Sheet November 2012 Ordering Information Features ZL40212LDG1 16 Pin QFN Trays ZL40212LDF1 16 Pin QFN Tape and Reel Inputs/Outputs Matte Tin Accepts differential or single-ended input Package size: 3 x 3 mm LVPECL, LVDS, CML, HCSL, LVCMOS o o -40 C to +85 C Two precision LVDS outputs Operating frequency up to 750 MHz Applications General purpose clock distribution Power Low jitter clock trees Options for 2.5 V or 3.3 V power supply Logic translation Current consumption of 44 mA Clock and data signal restoration On-chip Low Drop Out (LDO) Regulator for superior power supply noise rejection Wired communications: OTN, SONET/SDH, GE, 10 GE, FC and 10G FC Performance Wireless communications Ultra low additive jitter of 92 fs RMS High performance micro-processor clock distribution out0 p out0 n clk p Buffer clk n out1 p out1 n Figure 1 - Functional Block Diagram 1 Microsemi Corporation Copyright 2012, Microsemi Corporation. All Rights Reserved.ZL40212 Data Sheet Table of Contents Features . 1 Inputs/Outputs . 1 Power 1 Performance . 1 Applications . 1 1.0 Package Description 4 2.0 Pin Description . 4 3.0 Functional Description 5 3.1 Clock Inputs . 5 3.2 Clock Outputs 10 3.3 Device Additive Jitter . 13 3.4 Power Supply 14 3.4.1 Sensitivity to power supply noise . 14 3.4.2 Power supply filtering 14 3.4.3 PCB layout considerations 14 4.0 AC and DC Electrical Characteristics . 15 5.0 Performance Characterization . 17 6.0 Typical Behavior 18 7.0 Package Thermal Characteristics 19 8.0 Mechanical Drawing . 20 2 Microsemi Corporation