Document Number LS1088A NXP Semiconductors Rev. 0, 01/2018 Data Sheet: Technical Data LS1088A QorIQ LS1088A Data Sheet Features Eight SerDes lanes for high-speed peripheral interfaces: LS1088A contains eight ARM Cortex-A53 (32/64 Three PCI Express 3.0 controllers (one supporting bit) cores with the following capabilities: x4 operation) Speed up to 1.6 GHz One serial ATA (SATA 3.0) controller supporting Arranged as two clusters of four cores 6 Gbps 32 KB L1 instruction cache (ECC protection) and 32 Up to two SGMII supporting 2500 Mbps KB L1 data cache (ECC protection) Up to four SGMII supporting 1000 Mbps Two 1 MB unified I/D L2 cache (ECC protection), Up to two XFI (10 GbE) interfaces one per Cortex-A53 core cluster Up to two QSGMII NEON SIMD coprocessor Supports 1000Base-KX ARMv8 cryptography extensions Supports 10GBase-KR Hierarchical interconnect fabric: Additional peripheral interfaces include: Hardware-managed data coherency One quad serial peripheral interface (QSPI) Up to 700 MHz operation controller, one serial peripheral interface (SPI) One 32/64-bit DDR4 SDRAM memory controller: controller ECC and interleaving support Integrated flash controller (IFC) supporting NAND Up to 2.1 GT/s and NOR flash with 28-bit addressing and 16-bit data Datapath acceleration architecture 2.0 (DPAA2) Two USB 3.0 controllers with integrated PHY incorporates acceleration for the following functions: Enhanced secure digital host controller supporting Packet parsing, classification, and distribution SD 3.0, eMMC 4.4, and eMMC 4.5 modes (WRIOP) uQE supporting TDM/HDLC Queue management for scheduling, packet Four I2C controllers sequencing, and congestion management (QMan) Two 16550-compliant DUARTs Hardware buffer management for buffer allocation General purpose IO (GPIO), four FlexTimers, and and de-allocation (BMan) nine watchdog timers Cryptography acceleration (SEC) Trust architecture IEEE 1588 support Debug support with run control, data acquisition, Advanced I/O processor (AIOP) high-speed trace, and performance/event monitoring Parallel Ethernet interfaces: 780 FC-PBGA package, 23 mm x 23 mm, 0.8 mm Up to two RGMII interfaces pitch NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.Table of Contents 1 Overview.............................................................................................. 3 3.17 I2C interface.............................................................................. 144 2 Pin assignments.................................................................................... 3 3.18 Integrated Flash Controller........................................................147 2.1 780 BGA ball layout diagrams..................................................4 3.19 JTAG interface.......................................................................... 166 2.2 Pinout list...................................................................................10 3.20 Quad serial peripheral interface (QuadSPI).............................. 169 3 Electrical characteristics.......................................................................51 3.21 QUICC engine specifications....................................................173 3.1 Overall DC electrical characteristics.........................................51 3.22 Serial peripheral interface (SPI)................................................ 179 3.2 General AC timing specifications............................................. 57 3.23 Universal serial bus (USB) interface.........................................182 3.3 Power sequencing......................................................................58 4 Hardware design considerations...........................................................185 3.4 Power-down requirements.........................................................61 4.1 Clock ranges.............................................................................. 185 3.5 Power characteristics.................................................................61 4.2 Power supply design..................................................................186 3.6 Power-on ramp rate................................................................... 63 5 Thermal................................................................................................ 187 3.7 Input clocks............................................................................... 63 5.1 Recommended thermal model...................................................188 3.8 RESET initialization timing specifications............................... 70 5.2 Temperature diode.....................................................................188 3.9 Battery-backed security monitor interface................................ 71 5.3 Thermal management information............................................ 188 3.10 DDR4 SDRAM controller.........................................................72 6 Package information.............................................................................191 3.11 Dual universal asynchronous receiver/transmitter (DUART) 6.1 Package parameters for the FC-PBGA......................................191 interface..................................................................................... 77 6.2 Mechanical dimensions of the FC-PBGA................................. 191 3.12 Enhanced secure digital host controller (eSDHC).....................79 7 Security fuse processor.........................................................................193 3.13 Ethernet interface (EMI, RGMII, and IEEE Std 1588).............87 8 Ordering information............................................................................193 3.14 General purpose input/output (GPIO) interface........................ 97 8.1 Part numbering nomenclature....................................................193 3.15 Generic interrupt controller (GIC) interface..............................101 8.2 Part marking ............................................................................. 194 3.16 High-speed serial interfaces (HSSI).......................................... 103 9 Revision history....................................................................................195 QorIQ LS1088A Data Sheet, Rev. 0, 01/2018 2 NXP Semiconductors