Datasheet ICS9LPRS501 64-PIN CK505 W/FULLY INTEGRATED VOLTAGE REGULATOR + INTEGRATED SERIES RESISTOR Recommended Application: Key Specifications: CPU outputs cycle-cycle jitter < 85ps CK505 compliant clock with fully integrated voltage regulator and Internal series resistor on differential outputs, SRC output cycle-cycle jitter < 125ps PCIe Gen 1 compliant PCI outputs cycle-cycle jitter < 250ps +/- 100ppm frequency accuracy on CPU & SRC clocks Output Features: 2 - CPU differential low power push-pull pairs Features/Benefits: 10 - SRC differential low power push-pull pairs Does not require external pass transistor for voltage 1 - CPU/SRC selectable differential low power push-pull regulator pair Integrated series resistors on differential outputs, =50 1 - SRC/DOT selectable differential low power push-pull Z o pair Supports spread spectrum modulation, default is 0.5% down spread 5 - PCI, 33MHz 1 - PCI F, 33MHz free running Uses external 14.318MHz crystal, external crystal load caps are required for frequency tuning 1 - USB, 48MHz 1 - REF, 14.318MHz One differential push-pull pair selectable between SRC and two single-ended outputs Table 1: CPU Frequency Select Table TSSOP Pin Configuration 2 1 1 PCI0/CR A 1 64 SCLK FS C FS B FS A CPU SRC PCI REF USB DOT L L L VDDPCI 2 63 SDATA B0b7 B0b6 B0b5 MHz MHz MHz MHz MHz MHz PCI1/CR B 3 62 REF0/FSLC/TEST SEL 0 0 0 266.66 0 0 1 133.33 PCI2/TME 4 61 VDDREF 0 1 0 200.00 PCI3 5 60 X1 0 1 1 166.66 100.00 33.33 14.318 48.00 96.00 PCI4/SRC5 EN 6 59 X2 1 0 0 333.33 PCI F5/ITP EN 7 58 GNDREF 1 0 1 100.00 GNDPCI 8 57 FSLB/TEST MODE 1 1 0 400.00 VDD48 9 56 CK PWRGD/PD 11 1 Reserved USB 48MHz/FSLA 10 55 VDDCPU 1. FS A and FS B are low-threshold inputs.Please see V and V specifications in L L IL FS IH FS the Input/Supply/Common Output Parameters Table for correct values. GND4811 54CPUT0 Also refer to the Test Clarification Table. VDD96 IO 12 53 CPUC0 2. FS C is a three-level input. Please see the V and V L IL FS IH FS DOTT 96/SRCT0 13 52 GNDCPU specifications in the Input/Supply/Common Output Parameters Table for correct values. DOTC 96/SRCC0 14 51 CPUT1 F GND 15 50 CPUC1 F VDD 16 49 VDDCPU IO SRCT1/SE1 17 48 NC SRCC1/SE2 18 47 CPUT2 ITP/SRCT8 GND 19 46 CPUC2 ITP/SRCC8 VDDPLL3 IO 20 45 VDDSRC IO SRCT2/SATAT 21 44 SRCT7/CR F SRCC2/SATAC 22 43 SRCC7/CR E GNDSRC 23 42 GNDSRC SRCT3/CR C 24 41 SRCT6 SRCC3/CR D 25 40 SRCC6 VDDSRC IO 26 39 VDDSRC SRCT427 38PCI STOP /SRCT5 SRCC4 28 37 CPU STOP /SRCC5 GNDSRC 29 36 VDDSRC IO SRCT9 30 35 SRCC10 SRCC9 31 34 SRCT10 SRCC11/CR G 32 33 SRCT11/CR H TM TM IDT /ICS 64-pin CK505 w/Fully Integrated Voltage Regulator + Integrated Series Resistor 1121G05/19/11 1 9LPRS501ICS9LPRS501 64-PIN CK505 W/FULLY INTEGRATED VOLTAGE REGULATOR + INTEGRATED SERIES RESISTOR Advance Information TSSOP Pin Description PIN PIN NAME TYPE DESCRIPTION 3.3V PCI clock output or Clock Request control A for either SRC0 or SRC2 pair The power-up default is PCI0 output, but this pin may also be used as a Clock Request control of SRC pair 0 or SRC pair 2 via SMBus. Before configuring this pin as a Clock Request Pin, the PCI output must first be disabled in byte 2, bit 0 of SMBus address space . After the PCI output is disabled (high-Z), the pin can then be set to serve as a Clock Request pin for either SRC pair 2 or pair 0 using the CR A EN bit located in byte 5 of SMBUs address space. 1 PCI0/CR A I/O Byte 5, bit 7 0 = PCI0 enabled (default) 1= CR A enabled. Byte 5, bit 6 controls whether CR A controls SRC0 or SRC2 pair Byte 5, bit 6 0 = CR A controls SRC0 pair (default), 1= CR A controls SRC2 pair 2 VDDPCI PWR Power supply pin for the PCI outputs, 3.3V nominal 3.3V PCI clock output/Clock Request control B for either SRC1 or SRC4 pair The power-up default is PCI1 output, but this pin may also be used as a Clock Request control of SRC pair 1 or SRC pair 4 via SMBus. Before configuring this pin as a Clock Request Pin, the PCI output must first be disabled in byte 2, bit 1 of SMBus address space . After the PCI output is disabled (high-Z), the pin can then be set to serve as a Clock Request pin for either SRC pair 1 or pair 4 using the CR B EN bit located in byte 5 of SMBUs address space. 3 PCI1/CR B I/O Byte 5, bit 5 0 = PCI1 enabled (default) 1= CR B enabled. Byte 5, bit 6 controls whether CR B controls SRC1 or SRC4 pair Byte 5, bit 4 0 = CR B controls SRC1 pair (default) 1= CR B controls SRC4 pair 3.3V PCI clock output / Trusted Mode Enable (TME) Latched Input. This pin is sampled on power-up as follows 4PCI2/TME I/O 0 = Overclocking of CPU and SRC Allowed 1 = Overclocking of CPU and SRC NOT allowed After being sampled on power-up, this pin becomes a 3.3V PCI Output 5 PCI3 OUT 3.3V PCI clock output. 3.3V PCI clock output / SRC5 pair or PCI STOP /CPU STOP enable strap. On powerup, the logic value on this pin determines if the SRC5 pair is enabled or if CPU STOP /PCI STOP is enabled (pins 37 and 38). The latched value controls the pin function on pins 37 and 38 as 6 PCI4/SRC5 EN I/O follows 0 = PCI STOP /CPU STOP 1 = SRC5/SRC5 Free running PCI clock output and ITP/SRC8 enable strap. This output is not affected by the state of the PCI STOP pin. On powerup, the state of this pin determines whether pins 38 and 7 PCI F5/ITP EN I/O 39 are an ITP or SRC pair. 0 =SRC8/SRC8 1 = ITP/ITP 8 GNDPCI PWR Ground for PCI clocks. 9 VDD48 PWR Power supply for USB clock, nominal 3.3V. Fixed 48MHz USB clock output. 3.3V./ 3.3V tolerant input for CPU frequency selection. Refer to 10 USB 48MHz/FSLA I/O input electrical characteristics for Vil FS and Vih FS values. 11 GND48 PWR Ground pin for the 48MHz outputs. 12 VDD96 IO PWR Power supply for DOT96 outputs, VDD96 IO is 1.05 to 3.3V with +/-5% tolerance True clock of SRC or DOT96. The power-up default function is SRC0. After powerup, this pin function may be changed to DOT96 via SMBus Byte 1, bit 7 as follows: 13 DOTT 96/SRCT0 OUT 0= SRC0 1=DOT96 Complement clock of SRC or DOT96. The power-up default function is SRC0 . After powerup, this pin function may be changed to DOT96 via SMBus Byte 1, bit 7 as follows 14 DOTC 96/SRCC0 OUT 0= SRC0 1=DOT96 15 GND PWR Ground pin for the DOT96 clocks. 16 VDD PWR Power supply for SRC / SE1 and SE2 clocks, 3.3V nominal. TM TM IDT /ICS 64-pin CK505 w/Fully Integrated Voltage Regulator + Integrated Series Resistor 1121G05/19/11 2