6.15 mm6.15 mm SQJ208EP www.vishay.com Vishay Siliconix Automotive Dual N-Channel 40 V (D-S) 175 C MOSFETs FEATURES PowerPAK SO-8L Dual Asymmetric TrenchFET power MOSFET AEC-Q101 qualified D 1 100 % R and UIS tested g Optimized for synchronous buck applications D 2 Material categorization: 1 for definitions of compliance please see S 1 2 www.vishay.com/doc 99912 G 1 3 S 2 4 11 G D D 2 1 2 Top View Bottom View PRODUCT SUMMARY N-CHANNEL 1 N-CHANNEL 2 G G 1 2 V (V) 40 40 DS R ( ) at V = 10 V 0.00940 0.00390 DS(on) GS R ( ) at V = 4.5 V 0.01173 0.00480 DS(on) GS I (A) 20 60 D S S 1 2 Configuration Dual N-Channel 1 MOSFET N-Channel 2 MOSFET Package PowerPAK SO-8L asymmetric ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) C PARAMETER SYMBOL N-CHANNEL 1 N-CHANNEL 2 UNIT Drain-source voltage V 40 40 DS V Gate-source voltage V 20 GS a a T = 25 C 20 60 C Continuous drain current I D a T = 125 C 20 46 C a Continuous source current (diode conduction) I 20 44 A S b Pulsed drain current I 80 220 DM Single pulse avalanche current I 18 29 AS L = 0.1 mH Single pulse avalanche energy E 16 42 mJ AS T = 25 C 27 48 C b Maximum power dissipation P W D T = 125 C 9 16 C Operating junction and storage temperature range T , T -55 to +175 J stg C d, e Soldering recommendations (peak temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL N-CHANNEL 1 N-CHANNEL 2 UNIT c Junction-to-ambient PCB mount R 85 85 thJA C/W 5.5 3.1 Junction-to-case (drain) R thJC Notes a. Package limited b. Pulse test pulse width 300 s, duty cycle 2 % c. When mounted on 1 square PCB (FR4 material) d. See solder profile (www.vishay.com/doc 73257). The PowerPAK SO-8L is a leadless package. The end of the lead terminal is expose d copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components S19-0037-Rev. B, 21-Jan-2019 Document Number: 77836 1 For technical questions, contact: automostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 55.13 mm13 mmSQJ208EP www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) C PARAMETER SYMBOL TEST CONDITIONS MIN.TYP.MAX.UNIT Static V = 0 V, I = 250 A N-Ch 1 40 - - GS D Drain-source breakdown voltage V DS V = 0 V, I = 250 A N-Ch 2 40 - - GS D V V = V , I = 250 A N-Ch 1 1.3 1.8 2.3 DS GS D Gate-source threshold voltage V GS(th) V = V , I = 250 A N-Ch 2 1.4 1.9 2.4 DS GS D N-Ch 1 - - 100 Gate-source leakage I V = 0 V, V = 20 V nA GSS DS GS N-Ch 2 - - 100 V = 0 V V = 40 V N-Ch 1 - - 1 GS DS V = 0 V V = 40 V N-Ch 2 - - 1 GS DS V = 0 V V = 40 V, T = 125 C N-Ch 1 - - 50 GS DS J Zero gate voltage drain current I A DSS V = 0 V V = 40 V, T = 125 C N-Ch 2 - - 50 GS DS J V = 0 V V = 40 V, T = 175 C N-Ch 1 - - 250 GS DS J V = 0 V V = 40 V, T = 175 C N-Ch 2 - - 300 GS DS J V = 10 V V 5 V N-Ch 1 10 - - GS DS a On-state drain current I A D(on) V = 10 V V 5 V N-Ch 2 20 - - GS DS V = 10 V I = 6 A N-Ch 1 - 0.00770 0.00940 GS D V = 10 V I = 10 A N-Ch 2 - 0.00320 0.00390 GS D V = 10 V I = 6 A, T = 125 C N-Ch 1 - - 0.01370 GS D J V = 10 V I = 10 A, T = 125 C N-Ch 2 - - 0.00570 GS D J a Drain-source on-state resistance R DS(on) V = 10 V I = 6 A, T = 175 C N-Ch 1 - - 0.01600 GS D J V = 10 V I = 10 A, T = 175 C N-Ch 2 - - 0.00670 GS D J V = 4.5 V I = 4 A N-Ch 1 - 0.00970 0.01173 GS D V = 4.5 V I = 8 A N-Ch 2 - 0.00400 0.00480 GS D V = 15 V, I = 6 A N-Ch 1 - 32 - DS D b Forward transconductance g S fs V = 15 V, I = 10 A N-Ch 2 - 51 - DS D b Dynamic V = 0 V V = 25 V, f = 1 MHz N-Ch 1 - 1197 1700 GS DS Input capacitance C iss V = 0 V V = 25 V, f = 1 MHz N-Ch 2 - 2839 3900 GS DS V = 0 V V = 25 V, f = 1 MHz N-Ch 1 - 331 500 GS DS Output capacitance C pF oss V = 0 V V = 25 V, f = 1 MHz N-Ch 2 - 888 1250 GS DS V = 0 V V = 25 V, f = 1 MHz N-Ch 1 - 31 50 GS DS Reverse transfer capacitance C rss V = 0 V V = 25 V, f = 1 MHz N-Ch 2 - 27 40 GS DS V = 10 V V = 20 V, I = 1 A N-Ch 1 - 22 33 GS DS D c Total gate charge Q g V = 10 V V = 20 V, I = 1 A N-Ch 2 - 48.2 75 GS DS D V = 10 V V = 20 V, I = 1 A N-Ch 1 - 3.5 - GS DS D nC c Gate-source charge Q gs V = 10 V V = 20 V, I = 1 A N-Ch 2 - 7.1 - GS DS D V = 10 V V = 20 V, I = 1 A N-Ch 1 - 3.9 - GS DS D c Gate-drain charge Q gd V = 10 V V = 20 V, I = 1 A N-Ch 2 - 8 - GS DS D N-Ch 1 1.74 3.49 5.30 Gate resistance R f = 1 MHz g N-Ch 2 0.55 1.10 1.65 S19-0037-Rev. B, 21-Jan-2019 Document Number: 77836 2 For technical questions, contact: automostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000