6:1, Single-Ended Multiplexer 83056 Data Sheet GENERAL DESCRIPTION FEATURES The 83056 is a low skew, 6:1, Single-ended Multi- 6:1 single-ended multiplexer plexer from IDT. The 83056 has six selectable single- Q nominal output impedance: 7 (V = 3.3V) DDO ended clock inputs and one single-ended clock output. The output has a V pin which may be set at 3.3V, 2.5V, or Maximum output frequency: 250MHz DDO 1.8V, making the device ideal for use in voltage transla- Propagation delay: 3ns (maximum), V = V = 3.3V DD DDO tion applications. An output enable pin places the output in a high impedance state which may be useful for testing or Input skew: 225ps (maximum), V = V = 3.3V DD DDO debug purposes. The device operates up to 250MHz and is pack- Part-to-part skew: 475ps (maximum), V = V = 3.3V DD DDO aged in a 16 TSSOP package. Additive phase jitter, RMS: 0.19ps (typical), 3.3V/3.3V Operating supply modes: V /V DD DDO 3.3V/3.3V 3.3V/2.5V 3.3V/1.8V 2.5V/2.5V 2.5V/1.8V -40C to 85C ambient operating temperature Available in lead-free (RoHS 6) package BLOCK DIAGRAM PIN ASSIGNMENT CLK0 CLK1 CLK2 Q CLK3 CLK4 83056 16-Lead TSSOP CLK5 4.4mm x 5.0mm x 0.92mm package body G Package SEL2 Top View SEL1 SEL0 OE 2016 Integrated Device Technology, Inc 1 Revision B March 10, 201683056 Data Sheet TABLE 1. PIN DESCRIPTIONS Number Name Type Description 1 Q Output Single-ended clock output. LVCMOS/LVTTL interface levels. 2, 4 nc Unused No connect. 6, 8, CLK5, CLK4, 9, 11, CLK3, CLK2, Input Pulldown Single-ended clock inputs. LVCMOS/LVTTL interface levels. 13, 15 CLK1, CLK0 Output enable. When LOW, outputs are in HIGH impedance state. 3 OE Input Pullup When HIGH, outputs are active. LVCMOS / LVTTL interface levels. 5 GND Power Power supply ground. 7, 10, SEL2, SEL1, Clock select input. See Control Input Function Table. Input Pulldown 14 SEL0 LVCMOS / LVTTL interface levels. 12 V Power Core and input supply pin. DD 16 V Power Output supply pin. DDO NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS Units Symbol Parameter Test Conditions Minimum Typical Maximum C Input Capacitance 4 pF IN R Input Pullup Resistor 51 k PULLUP R Input Pulldown Resistor 51 k PULLDOWN VDDO = 3.465V 18 pF Power Dissipation Capacitance C VDDO = 2.625V 20 pF PD (per output) VDDO = 1.89V 30 pF VDDO = 3.465V 7 R Output Impedance VDDO = 2.625V 7 OUT VDDO = 1.89V 10 TABLE 3. CONTROL INPUT FUNCTION TABLE Control Inputs Input Selected to Q SEL2 SEL1 SEL0 0 0 0 CLK0 0 0 1 CLK1 0 1 0 CLK2 0 1 1 CLK3 1 0 0 CLK4 1 0 1 CLK5 11 0 LOW 11 1 LOW 2016 Integrated Device Technology, Inc 2 Revision B March 10, 2016