GND LVCMOS/LVTTL Clock Divider ICS87001-01 DATASHEET General Description Features The ICS87001-01 is a low skew, 1, 2, 3, 4, 5, 6, 8, 16 One LVCMOS / LVTTL output LVCMOS/LVTTL Fanout Buffer/Divider. The ICS87001-01 has Selectable LVCMOS / LVTTL clock inputs selectable clock inputs that accept single ended input levels. Output Maximum output frequency: 250MHz enable pin controls whether the output is in the active or high Part-to-part skew: 135ps (typical) impedance state. Power supply modes: The ICS87001-01 is characterized at 3.3V, 2.5V and mixed Core/Output 3.3V/2.5V, 3.3V/1.8V, 2.5V/1.8V input/output supply operating 3.3V/3.3V modes.Guaranteed part-to-part skew characteristics make the 3.3V/2.5V 3.3V/1.8V ICS87001-01 ideal for those applications demanding well defined 2.5V/2.5V performance and repeatability. 2.5V/1.8V 0C to 70C ambient operating temperature Lead-free (RoHS 6) packaging Block Diagram Pin Assignment Pulldown VDDO CLK SEL OE 1 16 N Output Divider 15 2 nc VDD N2:N0 CLK0 14 Q 3 0 0 0 1 (default) Pulldown 13 CLK SEL 4 nc CLK0 0 0 0 1 2 12 CLK1 5 GND 0 1 0 3 11 N2 6 nc Q 0 1 1 4 10 N1 7 nc Pulldown CLK1 1 1 0 0 5 9 N0 8 1 0 1 6 1 1 0 8 ICS87001-01 1 1 1 16 16-Lead TSSOP 4.4mm x 3.0mm x 0.925mm 3 package body Pulldown N2:N0 G Package Pullup Top View OE ICS87001BG-01 REVISION A JULY 2, 2013 1 2013 Integrated Device Technology, Inc.ICS87001-01 Data Sheet LVCMOS/LVTTL CLOCK DIVIDER Pin Descriptions and Characteristics Table 1. Pin Descriptions Number Name Type Description Output enable. When LOW, outputs are in HIGH impedance state. 1 OE Input Pullup When HIGH, outputs are active. LVCMOS / LVTTL interface levels. 2V Power Power supply pin. DD 3, 5 CLK0, CLK1 Input Pulldown Single-ended clock inputs. LVCMOS/LVTTL interface levels. Input clock selection. When HIGH, selects CLK1 input. 4 CLK SEL Input Pulldown When LOW, selects CLK0 input. LVCMOS / LVTTL interface levels. 6, 7, 8 N2, N1, N0 Input Pulldown Output divider select pins. LVCMOS/LVTTL interface levels. See Table 3. 9, 12 GND Power Power supply ground. 10, 11, 13, 15 nc Unused No connect. 14 Q Output Single-ended clock output. LVCMOS/LVTTL interface levels. 16 V Power Output supply pin. DDO NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics Symbol Parameter Test Conditions Minimum Typical Maximum Units C Input Capacitance 4 pF IN Input Pullup Resistor 51 k R PULLUP R Input Pulldown Resistor 51 k PULLDOWN V = 3.465V 6 pF DDO Power Dissipation C = 2.625V 5 pF V PD DDO Capacitance V = 1.95V 5 pF DDO V = 3.3V5% 17 DDO R Output Impedance V = 2.5V5% 20 OUT DDO V = 1.8V0.15V 28 DDO Function Tables Table 3. Programmable Output Divider Function Table Inputs N2 N1 N0 N Divider Value Output Frequency (MHz) 0 0 0 1 (default) 250 001 2 125 0 1 0 3 83.333 011 4 62.5 100 5 50 1 0 1 6 41.667 110 8 31.25 1 1 1 16 15.625 ICS87001BG-01 REVISION A JULY 2, 2013 2 2013 Integrated Device Technology, Inc.