6.15 mm SiDR402DP www.vishay.com Vishay Siliconix N-Channel 40 V (D-S) MOSFET FEATURES PowerPAK SO-8DC TrenchFET Gen IV power MOSFET D D 8 D Very low R - Q figure-of-merit (FOM) 7 DS g D 6 5 Tuned for the lowest R - Q FOM DS oss S Top side cooling feature provides additional venue for thermal transfer 1 100 % R and UIS tested g 2 S 3 1 S Material categorization: for definitions of compliance 4 S G please see www.vishay.com/doc 99912 Top View Bottom View APPLICATIONS D PRODUCT SUMMARY Synchronous rectification V (V) 40 DS OR-ing R max. () at V = 10 V 0.00088 DS(on) GS High power density DC/DC G R max. () at V = 4.5 V 0.00116 DS(on) GS Motor drive control Q typ. (nC) 53 g Battery management a, g I (A) 100 N-Channel MOSFET D Load switch Configuration Single S ORDERING INFORMATION Package PowerPAK SO-8DC Lead (Pb)-free and halogen-free SiDR402DP-T1-GE3 ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A PARAMETER SYMBOL LIMITUNIT Drain-source voltage V 40 DS V Gate-source voltage V +20, -16 GS g T = 25 C 100 C g T = 70 C 100 C Continuous drain current (T = 150 C) I J D b, c T = 25 C 64.6 A b, c T = 70 C 51.7 A A Pulsed drain current (t = 100 s) I 400 DM a T = 25 C 100 C Continuous source-drain diode current I S b, c T = 25 C 5.6 A Single pulse avalanche current I 50 AS L = 0.1 mH Single pulse avalanche Energy E 125 mJ AS T = 25 C 125 C T = 70 C 80 C Maximum power dissipation P W D b, c T = 25 C 6.25 A b, c T = 70 C 4 A Operating junction and storage temperature range T , T -55 to +150 J stg C d, e Soldering recommendations (peak temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYPICALMAXIMUMUNIT b, f Maximum junction-to-ambient t 10 s R 15 20 thJA Maximum junction-to-case (drain) Steady state R 0.8 1 C/W thJC Maximum junction-to-case (source) Steady state R 1.1 1.4 thJC Notes a. Based on T = 25 C C b. Surface mounted on 1 x 1 FR4 board c. t = 10 s d. See solder profile (www.vishay.com/doc 73257). The PowerPAK SO-8DC is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components f. Maximum under steady state conditions is 54 C/W g. Package limited S17-1076-Rev. A, 10-Jul-17 Document Number: 75606 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 5.15 mm SiDR402DP www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J PARAMETER SYMBOL TEST CONDITIONS MIN. TYP.MAX.UNIT Static Drain-source breakdown voltage V V = 0 V, I = 250 A 40 - - V DS GS D V temperature coefficient V /T -24 - DS DS J I = 250 A mV/C D V temperature coefficient V /T --5.4 - GS(th) GS(th) J Gate-source threshold voltage V V = V , I = 250 A 1.1 - 2.3 V GS(th) DS GS D Gate-source leakage I V = 0 V, V = +20, -16 V - - 100 nA GSS DS GS V = 40 V, V = 0 V - - 1 DS GS Zero gate voltage drain current I A DSS V = 40 V, V = 0 V, T = 55 C - - 10 DS GS J a On-state drain current I V 5 V, V = 10 V 50 - - A D(on) DS GS V = 10 V, I = 20 A - 0.00073 0.00088 GS D a Drain-source on-state resistance R DS(on) V = 4.5 V, I = 15 A - 0.00096 0.00116 GS D a Forward transconductance g V = 10 V, I = 20 A - 147 - S fs DS D b Dynamic Input capacitance C - 9100 - iss Output capacitance C - 1650 - pF oss V = 20 V, V = 0 V, f = 1 MHz DS GS Reverse transfer capacitance C - 210 - rss C /C ratio - 0.024 0.048 rss iss V = 20 V, V = 10 V, I = 20 A - 110 165 DS GS D Total gate charge Q g -53 80 Gate-source charge Q V = 20 V, V = 4.5 V, I = 20 A -22.5 - nC gs DS GS D Gate-drain charge Q -9.5 - gd Output charge Q V = 20 V, V = 0 V - 75 - oss DS GS Gate resistance R f = 1 MHz 0.3 0.88 1.5 g Turn-on delay time t -15 30 d(on) Rise time t -42 84 V = 20 V, R = 1 r DD L I 20 A, V = 10 V, R = 1 Turn-off delay time t D GEN g -42 84 d(off) Fall time t -10 20 f ns Turn-on delay time t -45 90 d(on) Rise time t - 100 200 V = 20 V, R = 1 r DD L I 20 A, V = 4.5 V, R = 1 Turn-off delay time t D GEN g -56 112 d(off) Fall time t -40 80 f Drain-Source Body Diode Characteristics Continuous source-drain diode current I T = 25 C - - 100 S C A Pulse diode forward current (t = 100 s) I -- 400 p SM Body diode voltage V I = 10 A - 0.73 1.1 V SD S Body diode reverse recovery time t - 65 130 ns rr Body diode reverse recovery charge Q - 90 180 nC I = 20 A, di/dt = 100 A/s, rr F T = 25 C Reverse recovery fall time t J -37 - a ns Reverse recovery rise time t -30 - b Notes a. Pulse test pulse width 300 s, duty cycle 2 % b. Guaranteed by design, not subject to production testing Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S17-1076-Rev. A, 10-Jul-17 Document Number: 75606 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000