CY7C1018DV33 1-Mbit (128 K 8) Static RAM 1-Mbit (128 K 8) Static RAM Features Functional Description Pin- and function-compatible with CY7C1018CV33 The CY7C1018DV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion High speed is provided by an active LOW Chip Enable (CE), an active LOW t = 10 ns AA Output Enable (OE), and tri-state drivers. This device has an automatic power-down feature that significantly reduces power Low Active Power consumption when deselected. I = 60 mA 10 ns CC Writing to the device is accomplished by taking Chip Enable (CE) Low CMOS Standby Power and Write Enable (WE) inputs LOW. Data on the eight I/O pins I = 3 mA SB2 (I/O through I/O ) is then written into the location specified on 0 7 the address pins (A through A ). 0 16 2.0V Data retention Reading from the device is accomplished by taking Chip Enable Automatic power-down when deselected (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory CMOS for optimum speed/power location specified by the address pins will appear on the I/O pins. Center power/ground pinout The eight input/output pins (I/O through I/O ) are placed in a 0 7 Easy memory expansion with CE and OE options high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation Available in Pb-free 32-pin 300-Mil wide Molded SOJ (CE LOW, and WE LOW). The CY7C1018DV33 is available in Pb-free 32-pin 300-Mil wide Molded SOJ. Logic Block Diagram SOJ Top View A 32 1 0 A 1 2 31 A 30 2 3 A 3 4 29 I/O 0 28 CE 5 INPUTBUFFER 27 I/O 6 0 I/O 1 A 26 0 I/O 7 1 A 1 25 V I/O CC 8 2 A 2 V 24 SS 9 A 3 128 K 8 A I/O I/O 23 3 10 4 2 A ARRAY I/O 5 22 3 11 A I/O 6 21 4 WE 12 A 7 A 4 20 13 A 8 I/O 5 A 5 19 14 A 6 15 18 CE I/O POWER 6 COLUMN 17 A 16 7 WE DOWN DECODER I/O 7 OE Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Document Number: 38-05465 Rev. *F Revised October 19, 2011 + Feedback ROW DECODER A 9 A 10 A 11 A 12 A 13 A 14 A 15 A 16 SENSE AMPSCY7C1018DV33 Contents Selection Guide ................................................................3 Ordering Information ...................................................... 11 Pin Configuration .............................................................3 Ordering Code Definitions ......................................... 11 Maximum Ratings .............................................................4 Package Diagram ............................................................ 12 Operating Range ...............................................................4 Acronyms ........................................................................13 DC Electrical Characteristics ..........................................4 Document Conventions ................................................. 13 Capacitance ......................................................................5 Units of Measure ....................................................... 13 Thermal Resistance ..........................................................5 Document History Page ................................................. 14 AC Test Loads and Waveforms .......................................5 Sales, Solutions, and Legal Information ...................... 15 AC Switching Characteristics .........................................6 Worldwide Sales and Design Support ....................... 15 Data Retention Characteristics .......................................7 Products ....................................................................15 Data Retention Waveform ................................................7 PSoC Solutions ......................................................... 15 Switching Waveforms ......................................................7 Truth Table ......................................................................10 Document Number: 38-05465 Rev. *F Page 2 of 15 + Feedback