CY7C15632KV18 72-Mbit QDR II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) 72-Mbit QDR II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) Features Configurations Separate Independent Read and Write Data Ports With Read Cycle Latency of 2.5 cycles: Supports concurrent transactions CY7C15632KV18 4 M 18 500 MHz Clock for High Bandwidth Functional Description Four-word Burst for Reducing Address Bus Frequency The CY7C15632KV18 is a 1.8 V Synchronous Pipelined SRAM, Double Data Rate (DDR) Interfaces on both Read and Write equipped with QDR II+ architecture. Similar to QDR II Ports (data transferred at 1000 MHz) at 500 MHz architecture, QDR II+ architecture consists of two separate ports: Available in 2.5 Clock Cycle Latency the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations Two Input Clocks (K and K) for precise DDR Timing and the write port has dedicated data inputs to support write SRAM uses rising edges only operations. QDR II+ architecture has separate data inputs and Echo Clocks (CQ and CQ) simplify Data Capture in High Speed data outputs to completely eliminate the need to turnaround the Systems data bus that exists with common I/O devices. Each port is accessed through a common address bus. Addresses for read Data Valid Pin (QVLD) to indicate Valid Data on the Output and write addresses are latched on alternate rising edges of the Single Multiplexed Address Input Bus latches Address Inputs input (K) clock. Accesses to the QDR II+ read and write ports are for Read and Write Ports completely independent of one another. To maximize data Separate Port selects for Depth Expansion throughput, both read and write ports are equipped with DDR interfaces. Each address location is associated with four 18-bit Synchronous Internally Self-timed Writes words that burst sequentially into or out of the device. Because QDR II+ operates with 2.5 cycle read latency when DOFF is data is transferred into and out of the device on every rising edge asserted HIGH of both input clocks (K and K), memory bandwidth is maximized while simplifying system design by eliminating bus Operates similar to QDR I Device with one Cycle Read Latency turnarounds. when DOFF is asserted LOW Depth expansion is accomplished with port selects, which Available in 18 Configuration enables each port to operate independently. Full Data Coherency, providing Most Current Data All synchronous inputs pass through input registers controlled by 1 Core V = 1.8 V 0.1 V I/O V = 1.4 V to V the K or K input clocks. All data outputs pass through output DD DDQ DD registers controlled by the K or K input clocks. Writes are Supports both 1.5 V and 1.8 V I/O supply conducted with on-chip synchronous self-timed write circuitry. HSTL Inputs and Variable Drive HSTL Output Buffers For a complete list of related documentation, click here. Available in 165-ball FBGA Package (13 15 1.4 mm) Offered in both Pb-free and non Pb-free Packages JTAG 1149.1 compatible Test Access Port Phase-Locked Loop (PLL) for Accurate Data Placement Selection Guide Description 500 MHz 450 MHz 400 MHz Unit Maximum Operating Frequency 500 450 400 MHz Maximum Operating Current 18 850 780 710 mA Note 1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V = 1.4 V to V . DDQ DD Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Document Number: 001-54932 Rev. *L Revised December 20, 20171M x 18 Array 1M x 18 Array 1M x 18 Array 1M x 18 Array CY7C15632KV18 Logic Block Diagram CY7C15632KV18 18 D 17:0 Write Write Write Write 20 Address A Reg Reg Reg Reg (19:0) Register 20 Address A (19:0) Register RPS K Control CLK K Logic Gen. DOFF Read Data Reg. CQ 72 V 36 REF 18 CQ Reg. Reg. Control WPS 18 Logic 18 18 36 BWS Q Reg. 1:0 17:0 18 QVLD Document Number: 001-54932 Rev. *L Page 2 of 30 Write Add. Decode Read Add. Decode