MC10EL15, MC100EL15 5 VECL 1:4 Clock Distribution Chip The MC10EL/100EL15 is a low skew 1:4 clock distribution chip designed explicitly for low skew clock distribution applications. The V pin, an internally generated voltage supply, is available to this device BB www.onsemi.com only. For single-ended input conditions, the unused differential input is connected to V as a switching reference voltage. V may also rebias BB BB AC coupled inputs. When used, decouple V and V via a 0.01 F BB CC capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V should be left open. BB 16 The EL15 features a multiplexed clock input to allow for the 1 distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the SOIC16 input pulldown resistor) the SEL pin will select the differential clock D SUFFIX CASE 751B05 input. The common enable (EN) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is MARKING DIAGRAMS* enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, 10EL15G therefore all associated specification limits are referenced to the AWLYWW negative edge of the clock input. The 100 series contains temperature compensation. Features 100EL15G AWLYWW 50 ps Output-to-Output Skew Synchronous Enable/Disable A = Assembly Location Multiplexed Clock Input WL = Wafer Lot YY = Year PECL Mode Operating Range: WW = Work Week V = 4.2 V to 5.7 V with V = 0 V G = Pb-Free Package CC EE NECL Mode Operating Range: *For additional marking information, refer to V = 0 V with V = 4.2 V to 5.7 V CC EE Application Note AND8002/D. Internal Input Pulldown Resistors on CLKs, SCLK, SEL, and EN. These Devices are Pb-Free, Halogen Free and are RoHS Compliant ORDERING INFORMATION Device Package Shipping MC10EL15DG SOIC16 48 Units/Tube (Pb-Free) MC10EL15DR2G SOIC16 2500/Tape & Reel (Pb-Free) MC100EL15DG SOIC16 48 Units/Tube (Pb-Free) MC100EL15DR2G SOIC16 2500/Tape & Reel (Pb-Free) For information on tape and reel specifications, in- cluding part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Semiconductor Components Industries, LLC, 2016 1 Publication Order Number: July, 2016 Rev. 7 MC10EL15/DMC10EL15, MC100EL15 V EN SCLK CLK CLK V SEL V CC BB EE 16 15 14 13 12 11 10 9 1 0 D Q 1 2 34567 8 Q0 Q0 Q1 Q1 Q2 Q2 Q3 Q3 Figure 1. Logic Diagram and Pinout Assignment Table 2. FUNCTION TABLE Table 1. PIN DESCRIPTION CLK* SCLK* SEL* EN* Q PIN FUNCTION CLK, CLK ECL Diff Clock Inputs L X L L L H X L L H SCLK ECL Scan Clock Input X L H L L EN ECL Sync Enable X H H L H SEL ECL Clock Select Input X X X H L(1) Q Q ECL Diff Clock Outputs 0 3, 0 3 *Pins will default low when left open. V Reference Voltage Output BB 1. On next negative transition of CLK or SCLK V Positive Supply CC V Negative Supply EE Table 3. ATTRIBUTES Characteristics Value Internal Input Pulldown Resistor 75 K Internal Input Pullup Resistor N/A ESD Protection Human Body Model > 1 kV Machine Model > 100 V Charged Device Model 2kV Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1) Level 1 Flammability Rating UL 94 V0 0.125 in Oxygen Index: 28 to 34 Transistor Count 103 Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test 1. For additional information, see Application Note AND8003/D. www.onsemi.com 2