X9C303 Logarithmic Digitally Controlled Potentiometer (XDCP) Data Sheet January 30, 2009 FN8223.2 Terminal Voltage 5V, 100 Taps, Log Taper Features Solid-state potentiometer Description Three-wire serial interface The Intersil X9C303 is a digitally controlled potentiometer (XDCP). The device consists of a resistor array, wiper 100 wiper tap points switches, a control section, and nonvolatile memory. The - Wiper position stored in nonvolatile memory and wiper position is controlled by a three-wire interface. recalled on power-up 99 resistive elements, log taper The resistor array is composed of 99 resistive elements. Between each element and at either end are tap points - Temperature compensated accessible to the wiper terminal. The position of the wiper - End-to-end resistance, 32k 15% element is controlled by the CS, U/D, and INC inputs. The - Terminal voltages, 5V position of the wiper can be stored in nonvolatile memory Low power CMOS and then be recalled upon a subsequent power-up -V = 5V CC operation. - Active current, 3mA max. The device can be used as a three-terminal potentiometer or - Standby current, 750A max. as a two-terminal variable resistor in a wide variety of High reliability applications ranging from control, to signal processing, to - Endurance, 100,000 data changes per bit parameter adjustment. Digitally-controlled potentiometers - Register data retention, 100 years provide three powerful application advantages (1) the variability and reliability of a solid-state potentiometer, (2) the Packages flexibility of computer-based digital controls, and (3) the use - 8 Ld TSSOP of nonvolatile memory for potentiometer settings retention. - 8 Ld SOIC - 8 Ld PDIP Pb-free available (RoHS compliant) Block Diagram U/D 7-BIT 99 R V H/ H UP/DOWN INC COUNTER CS 98 97 96 7-BIT NONVOLATILE ONE OF MEMORY ONE- HUNDRED RESISTOR TRANSFER DECODER GATES ARRAY 2 STORE AND 1 RECALL CONTROL V CC CIRCUITRY 0 V SS R V L/ L R V W/ W CAUTION: These devices are sensitive to electrostatic discharge follow proper IC Handling Procedures. 1 1-888-INTERSIL or 1-888-468-3774 Intersil (and design) is a registered trademark of Intersil Americas Inc. XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005, 2007, 2009. All Rights Reserved All other trademarks mentioned are the property of their respective owners.X9C303 Ordering Information PART PART TEMP. RANGE PKG. NUMBER MARKING (C) PACKAGE DWG. X9C303P X9C303P 0 to +70 8 Ld PDIP MDP0031 X9C303PI X9C303P I -40 to +85 8 Ld PDIP MDP0031 X9C303PIZ (Notes 1, 2) X9C303P ZI -40 to +85 8 Ld PDIP (300 mil) (Pb-free) MDP0031 X9C303PZ (Notes 1, 2) X9C303P Z 0 to +70 8 Ld PDIP (300 mil) (Pb-free) MDP0031 , X9C303S8* ** X9C303S 0 to +70 8 Ld SOIC (150 mil) MDP0027 X9C303S8I* X9C303S I -40 to +85 8 Ld SOIC (150 mil) MDP0027 X9C303S8IZ* (Note 1) X9C303S ZI -40 to +85 8 Ld SOIC (150 mil) (Pb-free) MDP0027 X9C303S8Z* (Note 1) X9C303S Z 0 to +70 8 Ld SOIC (150 mil) (Pb-free) MDP0027 , X9C303V8* ** 9C303 0 to +70 8 Ld TSSOP (4.4mm) M8.173 X9C303V8I* C303 I -40 to +85 8 Ld TSSOP (4.4mm) M8.173 X9C303V8IZ* (Note 1) C303 IZ -40 to +85 8 Ld TSSOP (4.4mm) (Pb-free) M8.173 X9C303V8Z* (Note 1) 9C303 Z 0 to +70 8 Ld TSSOP (4.4mm) (Pb-free) M8.173 X9C303S8I-2.7 X9C303S G -40 to +85 8 Ld SOIC (150 mil) MDP0027 X9C303S8IZ-2.7 (Note 1) X9C303S ZG -40 to +85 8 Ld SOIC (150 mil) (Pb-free) MDP0027 *Add T1 suffix for tape and reel. Please refer to TB347 for details on reel specifications. **Add T2 suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTES: 1. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. 2. Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. returned HIGH while the INC input is also HIGH. After the store Pin Descriptions operation is complete, the device will be placed in the low V and V H L power standby mode until the device is selected once again. The high (V ) and low (V ) terminals of the device are H L Pinouts equivalent to the fixed terminals of a mechanical X9C303 potentiometer. The minimum voltage is 5V and the (8 LD SOIC, 8 LD PDIP) maximum is +5V. It should be noted that the terminology of TOP VIEW V and V references the relative position of the terminal in L H relation to wiper movement direction selected by the U/D INC V input and not the voltage potential on the terminal. 1 8 CC CS U/D 2 7 V W X9C303 V V 3 6 L H V is the wiper terminal, equivalent to the movable terminal W V V SS 4 5 W of a mechanical potentiometer. The position of the wiper within the array is determined by the control inputs. The wiper terminal series resistance is typically 40 . Up/Down (U/D) X9C303 (8 LD TSSOP) The U/D input controls the direction of the wiper movement TOP VIEW and whether the counter is incremented or decremented. Increment (INC) CS V 1 8 L The INC input is negative-edge triggered. Toggling INC will V 2 7 V CC W X9C303 move the wiper and either increment or decrement the counter V INC 3 6 SS in the direction indicated by the logic level on the U/D input. U/D V 4 5 H Chip Select (CS) The device is selected when the CS input is LOW. The current counter value is stored in nonvolatile memory when CS is FN8223.2 2 January 30, 2009