Product Technical OrOrdderer Folder Support NowNow InterFET J176-7 J176, J177 P-Channel JFET Features SOT23 Top View InterFET P0099F Geometry Low Noise: 8 nV/Hz Typical Source 1 Low Rds(on): 150 Ohms Typical RoHS Compliant Gate 3 SMT, TH, and Bare Die Package options. Drain 2 Applications Choppers Commutators TO-92 Bottom View Analog Switches Drain 3 Description The 30V InterFET J176 and J177 JFETs are Gate 2 targeted for high gain low noise switching, Source 1 commutator, and chopper applications. Product Summary Parameters J176 Min J177 Min Unit BVGSS Gate to Source Breakdown Voltage 30 30 V IDSS Drain to Source Saturation Current -2 -1.5 mA V Gate to Source Cutoff Voltage 1 0.8 V GS(off) Ordering Information Custom Part and Binning Options Available Part Number Description Case Packaging J176 J177 Through-Hole TO-92 Bulk SMPJ176 SMPJ177 Surface Mount SOT23 Bulk 7 Tape and Reel: Max 3,000 Pieces Minimum 1,000 Pieces SMPJ176TR SMPJ177TR 13 Tape and Reel: Max 9,000 Pieces SOT23 Tape and Reel J176COT J177COT Chip Orientated Tray (COT Waffle Pack) COT 400/Waffle Pack J176CFT J177CFT Chip Face-up Tray (CFT Waffle Pack) CFT 400/Waffle Pack Disclaimer: It is the Buyers responsibility for designing, validating and testing the end application under all field use cases and extreme use conditions. Guaranteeing the application meets required standards, regulatory compliance, and all safety and security requirements is the responsibility of the Buyer. These resources are subject to change without notice. IF35089.R00Product Technical OrOrdderer Folder Support NowNow InterFET J176-7 Electrical Characteristics Maximum Ratings ( TA = 25C, Unless otherwise specified) Parameters Value Unit VRGS Reverse Gate Source and Gate Drain Voltage 30 V I Continuous Forward Gate Current 50 mA FG P Continuous Device Power Dissipation 360 mW D P Power Derating 3.27 mW/C T Operating Junction Temperature -55 to 125 C J T Storage Temperature -65 to 200 C STG Static Characteristics ( TA = 25C, Unless otherwise specified) J176 J177 Parameters Conditions Min Max Min Max Unit Gate to Source V(BR)GSS VDS = 0V, IG = 1A 30 30 V Breakdown Voltage Gate to Source IGSS VGS = 20V, VDS = 0V 1 1 nA Reverse Current Gate to Source VGS(OFF) VDS = -15V, ID = -10nA 1 4 0.8 2.25 V Cutoff Voltage Drain to Source V = 0V, V = -15V GS DS IDSS -2 -35 -1.5 -20 mA Saturation Current (Pulsed) ID(OFF) Drain Cutoff Current VDS = -15V, VGS = 10V -1 -1 nA Dynamic Characteristics ( TA = 25C, Unless otherwise specified) J176 J177 Parameters Conditions Min Max Min Max Unit Drain to Source RDS(ON) VDS <= 0.1V, VGS = 0V, f = 1kHz 250 300 ON Resistance Drain Gate Cgd VDS = 0V, VGS = 10V, f = 1MHz 5.5 (typ) 5.5 (typ) pF Capacitance Cgs Input Capacitance VDS = 0V, VGS = 10V, f = 1MHz 5.5 (typ) 5.5 (typ) pF Drain + Source Gate Cgd + Cgs VDS = VGS = 0V, f = 1MHz 32 (typ) 32 (typ) pF Capacitance td(ON) Turn ON Delay Time 15 (typ) 20 (typ) ns tr Rise Time VDD = -6V 20 (typ) 25 (typ) ns J176: VGS(OFF) = 6V, RL = 5600 td(OFF) Turn OFF Delay Time J177: VGS(OFF) = 3V, RL = 10000 15 (typ) 20 (typ) ns tf Fall Time 20 (typ) 25 (typ) ns J176-7 2 of 4 InterFET Corporation Document Number: IF35089.R00 www.InterFET.com June, 2019