Si5411EDU www.vishay.com Vishay Siliconix P-Channel 12 V (D-S) MOSFET FEATURES PRODUCT SUMMARY TrenchFET Power MOSFET V (V) R ( ) (Max.) I (A) Q (Typ.) DS DS(on) D g Thermally Enhanced PowerPAK ChipFET Package a 0.0082 at V = - 4.5 V - 25 GS - Small Footprint Area a 0.0094 at V = - 3.7 V - 25 GS - Low On-Resistance - 12 43 nC a 0.0117 at V = - 2.5 V - 25 100 % R and UIS Tested GS g Typical ESD Protection: 5000 V (HBM) 0.0206 at V = - 1.8 V - 15 GS Material categorization: For definitions of compliance PowerPAK ChipFET Single please see www.vishay.com/doc 99912 1 APPLICATIONS S 2 Portable Devices such as Smart Phones, D 3 Tablet PCs and Mobile Computing D D 4 D D - Battery Switch 8 G D - Load Switch 7 S G - Power Management 6 S 5 Marking Code Bottom View LB XXX Lot Traceability D and Date Code Ordering Information: P-Channel MOSFET Si5411EDU-T1-GE3 (Lead (Pb)-free and Halogen-free) Part Code ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) C Parameter Symbol LimitUnit Drain-Source Voltage V - 12 DS V Gate-Source Voltage V 8 GS a T = 25 C - 25 C a T = 70 C - 25 C Continuous Drain Current (T = 150 C) I J D b, c T = 25 C - 16.5 A b, c T = 70 C - 13 A A Pulsed Drain Current (t = 100 s) I - 140 DM a T = 25 C - 25 C Continuous Source-Drain Diode Current I S b, c T = 25 C - 2.6 A Single Avalanche Current I - 15 AS L = 0.1 mH Single Avalanche Energy E 11 mJ AS T = 25 C 31 C T = 70 C 20 C Maximum Power Dissipation P W D b, c T = 25 C 3.1 A b, c T = 70 C 2 A Operating Junction and Storage Temperature Range T , T - 50 to 150 J stg C d, e Soldering Recommendations (Peak Temperature) 260 THERMAL RESISTANCE RATINGS Parameter Symbol TypicalMaximumUnit b, f Maximum Junction-to-Ambient t 5 s R 34 40 thJA C/W Maximum Junction-to-Case (Drain) Steady State R 34 thJC Notes a. Package limited. b. Surface mounted on 1 x 1 FR4 board. c. t = 5 s. d. See solder profile (www.vishay.com/doc 73257). The PowerPAK ChipFET is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection. e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components. f. Maximum under steady state conditions is 90 C/W. S13-1662-Rev. A, 29-Jul-13 Document Number: 62879 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 1.9 mmSi5411EDU www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J Parameter Symbol Test Conditions Min.Typ.Max.Unit Static Drain-Source Breakdown Voltage V V = 0 V, I = - 250 A - 12 V DS GS D V Temperature Coefficient V /T - 5 DS DS J I = - 250 A mV/C D V Temperature Coefficient V /T 1.8 GS(th) GS(th) J Gate-Source Threshold Voltage V V = V , I = - 250 A - 0.4 - 0.9 V GS(th) DS GS D V = 0 V, V = 8 V 2 DS GS Gate-Source Leakage I GSS V = 0 V, V = 4.5 V 0.2 DS GS A V = - 12 V, V = 0 V - 1 DS GS Zero Gate Voltage Drain Current I DSS V = - 12 V, V = 0 V, T = 55 C - 10 DS GS J a On-State Drain Current I V - 5 V, V = - 4.5 V - 10 A D(on) DS GS V = - 4.5 V, I = - 6 A 0.0066 0.0082 GS D V = - 3.7 V, I = - 5 A 0.0073 0.0094 GS D a Drain-Source On-State Resistance R DS(on) V = - 2.5 V, I = - 5 A 0.0095 0.0117 GS D V = - 1.8 V, I = - 2 A 0.0155 0.0206 GS D a Forward Transconductance g V = - 6 V, I = - 6 A 45 S fs GS D b Dynamic Input Capacitance C 4100 iss Output Capacitance C 860V = - 6 V, V = 0 V, f = 1 MHz pF oss DS GS Reverse Transfer Capacitance C 870 rss V = - 6 V, V = - 8 V, I = - 15 A 70 105 DS GS D Total Gate Charge Q g 43 65 nC Gate-Source Charge Q 5.5V = - 6 V, V = - 4.5 V, I = - 15 A gs DS GS D Gate-Drain Charge Q 10.5 gd Gate Resistance R f = 1 MHz 0.7 3.6 7.2 g Turn-On Delay Time t 30 60 d(on) Rise Time t 30 60 r V = - 6 V, R = 0.6 DD L I - 10 A, V = - 4.5 V, R = 1 D GEN g Turn-Off Delay Time t 70140 d(off) Fall Time t 3570 f ns Turn-On Delay Time t 12 25 d(on) Rise Time t 510 r V = - 6 V, R = 0.6 DD L I - 10 A, V = - 8 V, R = 1 D GEN g Turn-Off Delay Time t 80160 d(off) Fall Time t 2550 f Drain-Source Body Diode Characteristics Continuous Source-Drain Diode Current I T = 25 C - 25 S C A Pulse Diode Forward Current (100 s) I - 140 SM Body Diode Voltage V I = - 10 A, V = 0 V - 0.8 - 1.2 V SD S GS Body Diode Reverse Recovery Time t 45 90 ns rr Body Diode Reverse Recovery Charge Q 35 70 nC rr I = - 10 A, dI/dt = 100 A/s, T = 25 C F J Reverse Recovery Fall Time t 17 a ns Reverse Recovery Rise Time t 28 b Notes a. Pulse test pulse width 300 s, duty cycle 2 %. b. Guaranteed by design, not subject to production testing. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S13-1662-Rev. A, 29-Jul-13 Document Number: 62879 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000