3.33.3 mmmm SiSS10ADN www.vishay.com Vishay Siliconix N-Channel 40 V (D-S) MOSFET FEATURES PowerPAK 1212-8S D TrenchFET Gen IV power MOSFET D 8 D 7 D Very low Q and Q reduce power loss and g oss 6 5 improve efficiency Optimized Q , Q , and Q /Q ratio reduces g gd gd gs switching related power loss 100 % R and UIS tested g 1 2 S Material categorization: for definitions of compliance 3 S 4 please see www.vishay.com/doc 99912 11 S G Top View Bottom View APPLICATIONS D PRODUCT SUMMARY Synchronous rectification V (V) 40 DS Synchronous buck converter R max. ( ) at V = 10 V 0.00265 DS(on) GS High power density DC/DC R max. () at V = 4.5 V 0.00395 DS(on) GS G Load switching Q typ. (nC) 18.5 g I (A) 109 D N-Channel MOSFET Configuration Single S ORDERING INFORMATION Package PowerPAK 1212-8S Lead (Pb)-free and halogen-free SiSS10ADN-T1-GE3 ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A PARAMETER SYMBOL LIMIT UNIT Drain-source voltage V 40 DS V Gate-source voltage V +20 / -16 GS T = 25 C 109 C T = 70 C 86.8 C Continuous drain current (T = 150 C) I J D b, c T = 25 C 31.7 A b, c T = 70 C 25 A A Pulsed drain current (t = 100 s) I 150 DM T = 25 C 51.6 C Continuous source-drain diode current I S b, c T = 25 C 4.3 A Single pulse avalanche current I 30 AS L = 0.1 mH Single pulse avalanche energy E 45 mJ AS T = 25 C 56.8 C T = 70 C 36 C Maximum power dissipation P W D b, c T = 25 C 4.8 A b, c T = 70 C 3 A Operating junction and storage temperature range T , T -55 to +150 J stg C c Soldering recommendations (peak temperature) 260 THERMAL RESISTANCE RATINGS PARAMETER SYMBOL TYPICAL MAXIMUM UNIT b Maximum junction-to-ambient t 10 s R 21 26 thJA C/W Maximum junction-to-case (drain) Steady state R 1.7 2.2 thJC Notes a. Package limited b. Surface mounted on 1 x 1 FR4 board c. t = 10 s d. See solder profile (www.vishay.com/doc 73257). The PowerPAK 1212-8S is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components f. Maximum under steady state conditions is 70 C/W g. T = 25 C C S18-0951-Rev. A, 17-Sep-2018 Document Number: 79237 1 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000 3.3 mm3.3 mm SiSS10ADN www.vishay.com Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J PARAMETER SYMBOL TEST CONDITIONS MIN. TYP.MAX.UNIT Static Drain-source breakdown voltage V V = 0 V, I = 250 A 40 - - V DS GS D V temperature coefficient V /T -25 - DS DS J I = 250 A mV/C D V temperature coefficient V /T --6 - GS(th) GS(th) J Gate-source threshold voltage V V = V , I = 250 A 1.1 - 2.4 V GS(th) DS GS D Gate-source leakage I V = 0 V, V = +20, -16 V - - 100 nA GSS DS GS V = 40 V, V = 0 V - - 1 DS GS Zero gate voltage drain current I A DSS V = 40 V, V = 0 V, T = 55 C - - 10 DS GS J a On-state drain current I V 5 V, V = 10 V 30 - - A D(on) DS GS V = 10 V, I = 15 A - 0.00220 0.00265 GS D a Drain-source on-state resistance R DS(on) V = 4.5 V, I = 10 A - 0.00330 0.00395 GS D a Forward transconductance g V = 10 V, I = 15 A - 80 - S fs DS D b Dynamic Input capacitance C - 3030 - iss Output capacitance C - 550 - pF oss V = 20 V, V = 0 V, f = 1 MHz DS GS Reverse transfer capacitance C -52 - rss C /C ratio - 0.018 0.036 rss iss V = 20 V, V = 10 V, I = 10 A - 40.5 61 DS GS D Total gate charge Q g -18.5 28 Gate-source charge Q V = 20 V, V = 4.5 V, I = 10 A -9.3 - nC gs DS GS D Gate-drain charge Q -2.8 - gd Output charge Q V = 20 V, V = 0 V - 21.5 - oss DS GS Gate resistance R f = 1 MHz 0.5 1.4 2.5 g Turn-on delay time t -13 26 d(on) Rise time t -5 10 V = 20 V, R = 1 r DD L I 10 A, V = 10 V, R = 1 Turn-off delay time t D GEN g -30 60 d(off) Fall time t -5 10 f ns Turn-on delay time t -28 56 d(on) Rise time t -66 132 V = 20 V, R = 1 r DD L I 10 A, V = 4.5 V, R = 1 Turn-off delay time t D GEN g -30 60 d(off) Fall time t -10 20 f Drain-Source Body Diode Characteristics Continuous source-drain diode current I T = 25 C - - 51.6 S C A Pulse diode forward current (t = 100 s) I -- 150 p SM Body diode voltage V I = 5 A - 0.73 1.1 V SD S Body diode reverse recovery time t -29 58 ns rr Body diode reverse recovery charge Q -17 34 nC I = 10 A, di/dt = 100 A/s, rr F T = 25 C Reverse recovery fall time t J -14 - a ns Reverse recovery rise time t -15 - b Notes a. Pulse test pulse width 300 s, duty cycle 2 % b. Guaranteed by design, not subject to production testing Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. S18-0951-Rev. A, 17-Sep-2018 Document Number: 79237 2 For technical questions, contact: pmostechsupport vishay.com THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT www.vishay.com/doc 91000