Si5999EDU Vishay Siliconix Dual P-Channel 20 V (D-S) MOSFET FEATURES PRODUCT SUMMARY Halogen-free According to IEC 61249-2-21 V (V) R ( )I (A) Q (Typ.) DS DS(on) D g Definition a 0.059 at V = - 4.5 V - 6 TrenchFET Power MOSFET GS - 20 6.9 nC a New Thermally Enhanced PowerPAK 0.096 at V = - 2.5 V - 6 GS ChipFET Package - Small Footprint Area - Low On-Resistance - Thin 0.8 mm Profile PowerPAK ChipFET Dual Typical ESD Performance 1500 V in HBM 1 Compliant to RoHS Directive 2002/95/EC 2 S 1 APPLICATIONS 3 Load Switch and Charger Switch G 1 S S D 1 2 1 for Portable Devices 4 8 S 2 D 1 DC/DC Converters 7 G 2 D 2 Marking Code 6 D 2 OA XXX 5 Lot Traceability and Date Code G G 1 2 Part Code Bottom View D D 1 2 Ordering Information: Si5999EDU-T1-GE3 (Lead (Pb)-free and Halogen-free) P-Channel MOSFET P-Channel MOSFET ABSOLUTE MAXIMUM RATINGS (T = 25 C, unless otherwise noted) A Parameter Symbol LimitUnit Drain-Source Voltage V - 20 DS V V Gate-Source Voltage 12 GS a T = 25 C C - 6 a T = 70 C C - 6 Continuous Drain Current (T = 150 C) I J D b, c T = 25 C A - 5 b, c T = 70 C A A - 4 Pulsed Drain Current (t = 300 s) I - 20 DM a T = 25 C C - 6 Continuous Source-Drain Diode Current I S b, c T = 25 C A - 1.9 T = 25 C 10.4 C T = 70 C 6.7 C Maximum Power Dissipation P W D b, c T = 25 C A 2.3 b, c T = 70 C A 1.5 T , T Operating Junction and Storage Temperature Range - 55 to 150 J stg C d, e Soldering Recommendations (Peak Temperature) 260 THERMAL RESISTANCE RATINGS Parameter Symbol TypicalMaximumUnit b, f t 5 s R Maximum Junction-to-Ambient 43 55 thJA C/W R Maximum Junction-to-Case (Drain) Steady State 9.5 12 thJC Notes: a. Package limited. b. Surface mounted on 1 x 1 FR4 board. c. t = 5 s. d. See solder profile (www.vishay.com/ppg 73257). The PowerPAK ChipFET is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection. e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components. f. Maximum under steady state conditions is 105 C/W. Document Number: 67019 www.vishay.com S10-2428-Rev. A, 25-Oct-10 1Si5999EDU Vishay Siliconix SPECIFICATIONS (T = 25 C, unless otherwise noted) J Parameter Symbol Test Conditions Min.Typ.Max.Unit Static Drain-Source Breakdown Voltage V V = 0 V, I = - 250 A - 20 V DS GS D V Temperature Coefficient V /T - 16 DS DS J I = - 250 A mV/C D V Temperature Coefficient V /T 3 GS(th) GS(th) J Gate-Source Threshold Voltage V V = V , I = - 250 A - 0.6 - 1.5 V GS(th) DS GS D V = 0 V, V = 12 V 10 DS GS I Gate-Source Leakage GSS V = 0 V, V = 4.5 V 1 DS GS A V = - 20 V, V = 0 V - 1 DS GS I Zero Gate Voltage Drain Current DSS V = - 20 V, V = 0 V, T = 55 C - 10 DS GS J a I V - 5 V, V = - 4.5 V - 20 A On-State Drain Current D(on) DS GS V = - 4.5 V, I = - 3.5 A 0.047 0.059 GS D a R Drain-Source On-State Resistance DS(on) V = - 2.5 V, I = - 1.5 A 0.077 0.096 GS D a g V = - 10 V, I = - 3.5 A 11 S Forward Transconductance fs DS D b Dynamic Input Capacitance C 496 iss C V = - 10 V, V = 0 V, f = 1 MHz Output Capacitance 141 pF oss DS GS C Reverse Transfer Capacitance 121 rss V = - 10 V, V = - 10 V, I = - 5 A 13.2 20 DS GS D Q Total Gate Charge g 6.9 10.5 nC Gate-Source Charge Q V = - 10 V, V = - 4.5 V, I = - 5 A 1.6 gs DS GS D Q Gate-Drain Charge 1.8 gd R Gate Resistance f = 1 MHz 2 8 16 g t Turn-On Delay Time 17 26 d(on) t Rise Time V = - 10 V, R = 2.5 21 32 r DD L I - 4 A, V = - 4.5 V, R = 1 Turn-Off Delay Time t 26 40 D GEN g d(off) t Fall Time 13 20 f ns t Turn-On Delay Time 612 d(on) t Rise Time 11 22 V = - 10 V, R = 2.5 r DD L I - 4 A, V = - 10 V, R = 1 t Turn-Off Delay Time D GEN g 23 35 d(off) Fall Time t 11 22 f Drain-Source Body Diode Characteristics I T = 25 C Continuous Source-Drain Diode Current - 6 S C A Pulse Diode Forward Current I - 20 SM V I = - 4 A, V = 0 V Body Diode Voltage - 0.85 - 1.2 V SD S GS Body Diode Reverse Recovery Time t 24 48 ns rr Q Body Diode Reverse Recovery Charge 10 20 nC rr I = - 4 A, dI/dt = 100 A/s, T = 25 C F J t Reverse Recovery Fall Time 14 a ns Reverse Recovery Rise Time t 10 b Notes: a. Pulse test pulse width 300 s, duty cycle 2 %. b. Guaranteed by design, not subject to production testing. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. www.vishay.com Document Number: 67019 2 S10-2428-Rev. A, 25-Oct-10